共 50 条
- [22] A Time-to-Digital Converter Using Multi-Phase-Sampling and Time Amplifier for All Digital Phase-Locked Loop [J]. PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 285 - 288
- [23] Design of Time-to-Digital converter output interface [J]. 2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 150 - 153
- [24] Design of Time-to-Digital Converter for Precision Control [J]. PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, AUTOMATION AND MECHANICAL ENGINEERING (EAME 2015), 2015, 13 : 408 - 410
- [26] A Reconfigurable Time-to-Digital Converter based on Pulse Stretcher and Gated Delay Line [J]. PROCEEDINGS OF THE 2019 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2019), 2019, : 1 - 5
- [27] A High-Resolution Time-to-Digital Converter Based on Parallel Delay Elements [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
- [28] Time-to-digital converter based on an on-chip voltage reference locked ring oscillator [J]. 2006 IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE PROCEEDINGS, VOLS 1-5, 2006, : 250 - +
- [29] A 2.4-GHz all-digital phase-locked loop with a pipeline-ΔΣ time-to-digital converter [J]. IEICE ELECTRONICS EXPRESS, 2017, 14 (06):
- [30] A 5 mW time-to-digital converter based on a stabilized CMOS delay line [J]. 38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 393 - 396