Design of a delay-locked-loop-based time-to-digital converter

被引:0
|
作者
马昭鑫 [1 ]
白雪飞 [1 ]
黄鲁 [2 ]
机构
[1] Department of Electronic Science and Technology,University of Science and Technology of China
[2] Experimental Center for Information Sciences,University of Science and Technology of
关键词
D O I
暂无
中图分类号
学科分类号
摘要
A time-to-digital converter(TDC) based on a reset-free and anti-harmonic delay-locked loop(DLL) circuit for wireless positioning systems is discussed and described. The DLL that generates 32-phase clocks and a cycle period detector is employed to avoid "false locking". Driven by multiphase clocks, an encoder detects pulses and outputs the phase of the clock when the pulse arrives. The proposed TDC was implemented in SMIC 0.18 m CMOS technology, and its core area occupies 0.7 0.55 mm2. The reference frequency ranges from 20 to 150 MHz. An LSB resolution of 521 ps can be achieved by using a reference clock of 60 MHz and the DNL is less than 0.75 LSB. It dissipates 31.5 mW at 1.8 V supply voltage.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Vernier parallel delay-line based time-to-digital converter
    Ko, Chi-Tung
    Pun, Kong-Pang
    Gothenberg, Andreas
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (01) : 151 - 153
  • [22] A Time-to-Digital Converter Using Multi-Phase-Sampling and Time Amplifier for All Digital Phase-Locked Loop
    Cheng, Kuo-Hsing
    Hu, Chang-Chien
    Liu, Jen-Chieh
    Huang, Hong-Yi
    [J]. PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 285 - 288
  • [23] Design of Time-to-Digital converter output interface
    Miskowicz, Marek
    [J]. 2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 150 - 153
  • [24] Design of Time-to-Digital Converter for Precision Control
    Lin, S. F.
    Lin, C. W.
    [J]. PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, AUTOMATION AND MECHANICAL ENGINEERING (EAME 2015), 2015, 13 : 408 - 410
  • [25] TIME-TO-DIGITAL CONVERTER
    POZAR, F
    [J]. NUCLEAR INSTRUMENTS & METHODS, 1969, 74 (02): : 315 - &
  • [26] A Reconfigurable Time-to-Digital Converter based on Pulse Stretcher and Gated Delay Line
    Mishra, Biswajit
    Kumar, Bitu
    [J]. PROCEEDINGS OF THE 2019 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2019), 2019, : 1 - 5
  • [27] A High-Resolution Time-to-Digital Converter Based on Parallel Delay Elements
    Yao, Chen
    Jonsson, Fredrik
    Chen, Jian
    Zheng, Li-Rong
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [28] Time-to-digital converter based on an on-chip voltage reference locked ring oscillator
    Nissinen, Ilkka
    Kostamovaara, Juha
    [J]. 2006 IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE PROCEEDINGS, VOLS 1-5, 2006, : 250 - +
  • [29] A 2.4-GHz all-digital phase-locked loop with a pipeline-ΔΣ time-to-digital converter
    Wang, Zixuan
    Hu, Shanwen
    Cai, Zhikuang
    Zhou, Bo
    Ji, Xincun
    Wang, Rong
    Guo, Yufeng
    [J]. IEICE ELECTRONICS EXPRESS, 2017, 14 (06):
  • [30] A 5 mW time-to-digital converter based on a stabilized CMOS delay line
    RaisanenRuotsalainen, E
    Rahkonen, T
    Kostamovaara, J
    [J]. 38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 393 - 396