Novel Power Grid Design Architecture to Improve IR Voltage Drop and EMI Shield

被引:0
|
作者
Bhooshan, Rishi [1 ]
Reber, Doug [2 ]
Jain, Shreyans [1 ]
Sharma, Ajay Kumar [1 ]
机构
[1] NXP Semicond, Noida, India
[2] NXP Semicond Inc, Austin, TX USA
关键词
WB (Wire Bond); BEOL-Back End of Line; PDN-Power Distribution Network; DRC; Design Rules Checking;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
With technology shrinking and increasing functionality leading to high power consumption, today's System-on-Chip (SoC) requires new power distribution network (PDN) design in BEOL layers to meet IR voltage drop. In the conventional approach, the PDN is designed with multiple metal and via layers which are very resistive and cannot support more than similar to 2-3A of current consumption with wire-bond packages with required IR voltage drop limit (e.g. <10%). To support higher power consumption of SoC Applications, one needs to design with 3-4 dedicated thick metal layers of BEOL to design PDN in addition to a flip chip package which leads to higher wafer and package cost. For 16nm and below technology nodes, Back-End-Of-Line (BEOL), Middle-Of-Line (MOL) and the package are becoming more critical in driving and shaping the chip and system level PPA (Power, Performance, Area) improvement. In this paper, two methods are proposed for novel power grid architecture design. One is fully-Platted-Power Grid (PPG) design and the other one is partially-Platted Power Grid (PPPG) design to improve IR voltage drop enabling higher chip power consumption and improving Electro-Magnetic Interference shielding (EMI Shield) using wire bond package to reduce wafer cost and package cost by avoiding flip chip package.
引用
收藏
页码:556 / 559
页数:4
相关论文
共 50 条
  • [41] Novel Power Control of Voltage-Controlled Inverters for Grid Inertia Support
    Quan, Xiangjun
    Zhao, Xin
    Zhang, Liqi
    Xu, Rong
    Lei, Yang
    Huang, Alex Q.
    THIRTY-FOURTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2019), 2019, : 927 - 931
  • [42] Greedy Optimization Algorithm for the Power/Ground Network Design to Satisfy the Voltage Drop Constraint
    Tanaka, Mikiko Sode
    Togawa, Nozomu
    Yanagisawa, Masao
    Goto, Satoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (04) : 1082 - 1090
  • [43] Enhancement Voltage Stability of Wind Farm Access to Power Grid by Novel SVC
    Zhang, Junjie
    Yin, Zhongdong
    Xiao, Xiangning
    Di, Yajing
    ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, : 2253 - 2257
  • [44] A novel methodology for reducing the power supply voltage drop at the core of IC's chips
    Abdel-Hafeez, Saleh M.
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2007, 58 (03): : 177 - 179
  • [45] Design and simulation of UPQC to improve power quality and transfer wind energy to grid
    Hosseinpour, M.
    Yazdian, A.
    Mohamadian, M.
    Kazempour, J.
    Journal of Applied Sciences, 2008, 8 (21) : 3770 - 3782
  • [46] Using grid-connected distributed wind power to improve terminal voltage of distribution line
    Wang, Jiaying
    Li, Meng
    Feng, Limin
    Li, Hanshen
    Liu, Bailiang
    Wang, Xiaobo
    Dianli Xitong Zidonghua/Automation of Electric Power Systems, 2015, 39 (09): : 145 - 149
  • [47] Reduce Power Losses and Improve Voltage Level by Using Distributed Generation in Radial Distributed Grid
    Sajir, Husham
    Rahebi, Javad
    Abed, Amir
    Farzamnia, Ali
    2017 IEEE 2ND INTERNATIONAL CONFERENCE ON AUTOMATIC CONTROL AND INTELLIGENT SYSTEMS (I2CACIS), 2017, : 128 - 133
  • [48] Integrated Single-Stage EMI Filters for Grid-Tied Voltage Source Converters: A Design Oriented Approach
    Gulur, Srinivas
    Iyer, Vishnu Mahadeva
    Bhattacharya, Subhashish
    2022 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2022,
  • [49] A Novel architecture for nanometer scale low power VLSI design
    Barua, Parag
    2012 15TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2012, : 490 - 494
  • [50] A novel architecture for low-power design of parallel multipliers
    Fayed, AA
    Bayoumi, MA
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 149 - 154