A Cycle-Accurate Simulator for a Reconfigurable Multi-Media System

被引:13
|
作者
Zhu, Min [1 ]
Liu, Leibo [1 ]
Yin, Shouyi [1 ]
Yin, Chongyong [1 ]
Wei, Shaojun [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
关键词
SimREMUS; simulator; reconfigurable multimedia system compiler debugger; ARCHITECTURE; DESIGN;
D O I
10.1587/transinf.E93.D.3202
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper introduces a cycle accurate Simulator for a dynamically REconfigurable MUlti media System called SimREMUS SimREMUS can either be used at transaction level which allows the modeling and simulation of higher level hardware and embedded software or at register transfer level if the dynamic system behavior is desired to be observed at signal level Trade offs among a set of criteria that are frequently used to characterize the design of a reconfigurable computing system such as granularity programmability configurability as well as architecture of processing elements and route modules etc can be quickly evaluated Moreover a complete tool chain for SimREMUS including compiler and debugger is developed SimREMUS could simulate 270k cycles per second for million gates SoC (System on a Chip) and produced one H 264 1080p frame in 15 minutes which might cost days on VCS (platform CPU E5200@ 2 5 Ghz RAM 2 0 GB) Simulation showed that 1080p@30 fps of H 264 High Profile@ Level 4 can be achieved when exploiting a 200 MHz working frequency on the VLSI architecture of REMUS
引用
收藏
页码:3202 / 3210
页数:9
相关论文
共 50 条
  • [31] AN EXPERIMENTAL MULTI-MEDIA MAIL SYSTEM
    POSTEL, JB
    FINN, GG
    KATZ, AR
    REYNOLDS, JK
    ACM TRANSACTIONS ON OFFICE INFORMATION SYSTEMS, 1988, 6 (01): : 63 - 81
  • [32] A MULTI-MEDIA SYSTEM FOR DESIGN GRAPHICS
    HUTZEL, I
    COMPUTER GRAPHICS WORLD, 1985, 8 (07) : 115 - 116
  • [33] Parallel cycle-accurate SystemC kernel
    Ainey, Lior
    Efrati, Avi
    Weiss, Shlomo
    2014 IEEE 28TH CONVENTION OF ELECTRICAL & ELECTRONICS ENGINEERS IN ISRAEL (IEEEI), 2014,
  • [34] Fast Cycle-Accurate Compiled Simulation
    Prikryl, Zdenek
    Hruska, Tomas
    Masarik, Karel
    Husar, Adam
    10TH IFAC WORKSHOP ON PROGRAMMABLE DEVICES AND EMBEDDED SYSTEMS (PDES 2010), 2010, : 76 - 81
  • [35] Embedded processor validation environment using a cycle-accurate retargetable instruction-set simulator
    Yang H.
    Lee M.
    The Journal of Supercomputing, 2005, 33 (1) : 19 - 32
  • [36] DRAMSys4.0: A Fast and Cycle-Accurate SystemC/TLM-Based DRAM Simulator
    Steiner, Lukas
    Jung, Matthias
    Prado, Felipe S.
    Bykov, Kirill
    Wehn, Norbert
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, SAMOS 2020, 2020, 12471 : 110 - 126
  • [37] Embedded processor validation environment using a cycle-accurate retargetable instruction-set simulator
    Yang, HM
    Lee, M
    JOURNAL OF SUPERCOMPUTING, 2005, 33 (1-2): : 19 - 32
  • [38] Embedded processor validation environment using a cycle-accurate retargetable instruction-set simulator
    Hoonmo Yang
    Moonkey Lee
    The Journal of Supercomputing, 2005, 33 (1-2) : 19 - 32
  • [39] Cycle-accurate energy estimation in system level descriptions of embedded systems
    García, ABA
    Gobert, J
    Dombek, T
    Mehrez, H
    Pétrot, F
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 549 - 552
  • [40] S2MSim: Cycle-Accurate and High-Performance Simulator Based on Multi-Threading for Space Multi-Core Processor
    Jeong, Jae-Yeop
    Lee, Cheol-Hoon
    INTERNATIONAL JOURNAL OF AERONAUTICAL AND SPACE SCIENCES, 2023, 24 (05) : 1465 - 1478