Device Feasibility Analysis of Multi-level FeFETs for Neuromorphic Computing

被引:0
|
作者
Saha, Arnob [1 ]
Manna, Bibhas [1 ]
Lu, Sen [1 ]
Jiang, Zhouhang [2 ]
Ni, Kai [2 ]
Sengupta, Abhronil [1 ]
机构
[1] Penn State Univ, Sch EECS, University Pk, PA 16802 USA
[2] Univ Notre Dame, EE Dept, Notre Dame, IN 46556 USA
关键词
FeFET; Non-idealities; Variations; Neuromorphic Computing;
D O I
10.1109/AICAS59952.2024.10595900
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
As an emerging non-volatile memory device technology, Ferroelectric Field-Effect Transistors (FeFETs) can enable low-power, adaptive intelligent system design. However, device dimension and operating voltage dependent reliability issues of scaled FeFETs can ultimately lead to degraded performance in solving machine learning tasks. In this work, detailed experimental characterization of FeFET devices of different dimensions have been carried out to explicitly evaluate the non-ideal behavior in device conductance programming properties like number of programming states, cycle-to-cycle (C2C) variations, device-to-device (D2D) variations, and state retention. A hardware-aware software simulation approach has been adopted to capture the adversarial effects of the non-idealities on recognition accuracy through algorithm-level performance assessment by including them in NeuroSim, a popular neural network hardware simulator, to execute a neural network model considering all other hardware constraints. With the added non-idealities, significant accuracy degradation has been observed compared to the ideal scenarios where D2D variations play the most critical role. Thereafter, feasibility of a variation-aware training method has been evaluated to tackle the accuracy drop.
引用
收藏
页码:327 / 331
页数:5
相关论文
共 50 条
  • [21] Multi-level breakeven analysis
    不详
    BWK, 2006, 58 (1-2): : 17 - 17
  • [22] Device and materials requirements for neuromorphic computing
    Islam, Raisul
    Li, Haitong
    Chen, Pai-Yu
    Wan, Weier
    Chen, Hong-Yu
    Gao, Bin
    Wu, Huaqiang
    Yu, Shimeng
    Saraswat, Krishna
    Wong, H-S Philip
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2019, 52 (11)
  • [23] A multi-level security model based on trusted computing
    Jia, Zhao
    Liu Ji-qiang
    Jing, Chen
    PROCEEDINGS OF THE FIRST INTERNATIONAL SYMPOSIUM ON DATA, PRIVACY, AND E-COMMERCE, 2007, : 448 - +
  • [24] A multi-level scheduler for the grid computing YML framework
    Noel, Sebastien
    Delannoy, Olivier
    Emad, Nahid
    Manneback, Pierre
    Petiton, Serge
    EURO-PAR 2006 WORKSHOPS: PARALLEL PROCESSING, 2007, 4375 : 87 - +
  • [25] Parallelization of multimedia applications on the multi-level computing architecture
    Aydonat, Utku
    Abdelrahman, Tarek S.
    PROCEEDINGS OF THE 18TH IASTED INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING AND SYSTEMS, 2006, : 438 - +
  • [26] Multi-level sharded blockchain system for edge computing
    Qiao, Liu
    Bihua, Tang
    Xue, Chen
    Fan, Wu
    Wenhao, Fan
    Bihua, Tang (bhtang@bupt.edu.cn), 1600, Beijing University of Posts and Telecommunications (28): : 46 - 58
  • [27] Multi-level scheduling for global optimization in grid computing
    Li Chunlin
    Li Layuan
    COMPUTERS & ELECTRICAL ENGINEERING, 2008, 34 (03) : 202 - 221
  • [28] Multi-level sharded blockchain system for edge computing
    Liu Qiao
    Tang Bihua
    Chen Xue
    Wu Fan
    Fan Wenhao
    TheJournalofChinaUniversitiesofPostsandTelecommunications, 2021, 28 (05) : 46 - 58
  • [29] Hierarchical Scheduling Mechanisms in Multi-Level Fog Computing
    Maciel Peixoto, Maycon Leone
    Genez, Thiago A. L.
    Bittencourt, Luiz F.
    IEEE TRANSACTIONS ON SERVICES COMPUTING, 2022, 15 (05) : 2824 - 2837
  • [30] PZT Ferroelectric Synapse TFT With Multi-Level of Conductance State for Neuromorphic Applications
    Kim, Dongsu
    Heo, Su Jin
    Pyo, Goeun
    Choi, Hong Soo
    Kwon, Hyuk-Jun
    Jang, Jae Eun
    IEEE ACCESS, 2021, 9 : 140975 - 140982