Gate all around carbon nanotube field effect transistor espoused discrepancy cascode pass transistor adiabatic logic for ultra-low power application

被引:0
|
作者
Jyothi, B. [1 ]
Reddy, B. V. Ramana [2 ]
Jhamb, Mansi [1 ]
机构
[1] GGSIPU, USIC&T, Dept Elect & Commun Engn, Delhi, India
[2] NIT, Kurukshetra, Haryana, India
关键词
Adiabatic logic; Half adder; Full adder; Wallace tree Multiplier and carry-skip adder;
D O I
10.1016/j.vlsi.2024.102260
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advances in wearable technology, IoT, and mobile applications have increased the demand for ultra-low-power electronic devices. Adiabatic Logic Circuit (ALC) is a design technique utilized in digital circuits to decrease the power consumption by decreasing the dynamic power dissipation. Current technologies face challenges in achieving both high performance and ultra-low power consumption. This research work introduces a novel approach in digital circuit design, specifically the Gate All-around Carbon Nanotube Field Effect Transistor with Discrepancy Cascode Pass Transistor Adiabatic Logic (GAA-CNTFET-DCPTAL), tailored for ultra-low power applications. This design operates efficiently with a four-phase Power Clock (PC) and demonstrates remarkable performance by achieving operation frequencies of up to 1 GHz while minimizing energy dissipation. GAACNTFET provides superior electrostatic control and high carrier mobility, reducing leakage currents and enhancing switching speeds. Simultaneously, Discrepancy Cascode Pass Transistor Adiabatic Logic (DCPTAL) uses adiabatic logic principles and a cascode structure to minimize energy dissipation during switching events. The technology node of proposed model is 10 nm. The software used for assessment is HSPICE is used for the simulation and validation of the proposed design. The proposed GAA-design attains 25.36 %, 14.28 %, and 16.06 % lower average power analyzed with existing techniques, such as Design with Evaluation of Clocked Differential Adiabatic Logic Families for the applications of low Power (DE-CDAL-LPA), Adiabatic logic-base strong ARM comparator for ultra-low power applications (AL-SARM-ULPA) and Analysis of 2PADCL Energy Recovery Logic for Ultra Low Power VLSI Design for SOC with Embedded Applications (2PADCL-ULP-VLSI) respectively.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] Subthreshold pass transistor logic for ultra-low power operation
    Moalemi, Vahid
    Afzali-Kusha, Ali
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 490 - +
  • [2] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Liao Kai
    Cui XiaoXin
    Liao Nan
    Ma KaiSheng
    Wu Di
    Wei Wei
    Li Rui
    Yu DunShan
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (04) : 1 - 13
  • [3] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    LIAO Kai
    CUI XiaoXin
    LIAO Nan
    MA KaiSheng
    WU Di
    WEI Wei
    LI Rui
    YU DunShan
    Science China(Information Sciences), 2014, 57 (04) : 273 - 285
  • [4] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Kai Liao
    XiaoXin Cui
    Nan Liao
    KaiSheng Ma
    Di Wu
    Wei Wei
    Rui Li
    DunShan Yu
    Science China Information Sciences, 2014, 57 : 1 - 13
  • [5] Externally assembled gate-all-around carbon nanotube field-effect transistor
    Chen, Zhihong
    Farmer, Damon
    Xu, Sheng
    Gordon, Roy
    Avouris, Phaedon
    Appenzeller, Joerg
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (02) : 183 - 185
  • [6] Gate electrostatic controllability enhancement in nanotube gate all around field effect transistor
    Qin, Laixiang
    Li, Chunlai
    Wei, Yiqun
    Xie, Ziang
    He, Jin
    AIP ADVANCES, 2023, 13 (06)
  • [7] Design of FinFET-based Energy Efficient Pass-Transistor Adiabatic Logic for ultra-low power applications
    Bhuvana, B. P.
    Bhaaskaran, V. S. Kanchana
    MICROELECTRONICS JOURNAL, 2019, 92
  • [8] Ultra-Low Power 8-Transistor Modified Gate Diffusion Input Carbon Nano-Tube Field Effect Transistor Full Adder
    Tyagi, Priyanka
    Singh, Sanjay Kumar
    Dua, Piyush
    IETE JOURNAL OF RESEARCH, 2023, 69 (08) : 5518 - 5531
  • [9] A Tunnel field effect transistor is a substitute for ultra-low power applications
    Kumar, Ch. Pavan
    Sivani, K.
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN HUMAN MACHINE INTERACTION (HMI), 2016, : 16 - 19
  • [10] Vertical Slit Field Effect Transistor in Ultra-Low Power Applications
    Qiu, Xiang
    Marek-Sadowska, Malgorzata
    Maly, Wojciech
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 384 - 390