Subthreshold read operations in 3D PCM: 1S1R device modeling and memory array analysis

被引:0
|
作者
Yu, Qiuyao [1 ,2 ]
Zhang, Guangming [1 ]
Lei, Yu [1 ,3 ]
Yang, Xinyu [1 ,2 ]
Chen, Houpeng [1 ]
Wang, Qian [1 ]
Song, Zhitang [1 ]
机构
[1] Chinese Acad Sci, Shanghai Inst Microsyst & Informat Technol, State Key Lab Mat Integrated Circuits, 865 Changning Rd, Shanghai 200050, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
[3] Univ Chinese Acad Sci, Ctr Mat Sci & Optoelect Engn, Beijing 100049, Peoples R China
基金
中国国家自然科学基金;
关键词
Array simulation; Phase change memory; Subthreshold read operations; SPICE model; MC function; PHASE-CHANGE MEMORY; OVONIC THRESHOLD SWITCH; COMPACT MODEL; PERFORMANCE; ENDURANCE;
D O I
10.1016/j.mee.2024.112211
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
3-D phase change memory (PCM) is one of the most promising next-generation nonvolatile memory, and the subthreshold sensing strategy can effectively improve its limited endurance. In this study, we propose a oneselector-one-resistor (1S1R) model with Monte Carlo (MC) function and provide array configurations for the worst case and the maximum bit line voltage (VBL-max), respectively. Based on these, the read window margin (RWM) is evaluated with various array sizes, OTS threshold voltage variations (sigma var), and bias voltages (VBias). Our results reveal that the RWM increases as the VBL approaches the VBL-max. Larger arrays lead to an increased leakage current difference, while larger sigma var values result in decreased cell current difference and VBL-max. The decrease in VBL-max further deteriorates the RWM. Additionally, we analyze the optimal VBias for 2-deck arrays achieves a 7% reduction in leakage energy consumption and a 22.6% increase in RWM compared to the V/2 bias. The optimal VBias depends on OTS devices and array sizes.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] A Circuit Simulation Model of 1S1R for 3D Phase-Change Memory
    Zhang G.
    Lei Y.
    Chen H.
    Yu Q.
    Song Z.
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2022, 56 (12): : 1649 - 1657
  • [2] Selector-Memory Device Voltage Compatibility Considerations in 1S1R Crosspoint Arrays
    Belay, Y. A.
    Cabrini, A.
    Torelli, G.
    2019 15TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2019, : 29 - 32
  • [3] In-memory neural network accelerator based on phase change memory (PCM) with one-selector/one-resistor (1S1R) structure operated in the subthreshold regime
    Lepri, N.
    Gibertini, P.
    Mannocci, P.
    Pirovano, A.
    Tortorelli, I.
    Fantini, P.
    Ielmini, D.
    2023 IEEE INTERNATIONAL MEMORY WORKSHOP, IMW, 2023, : 73 - 76
  • [4] Write and Read Channel Models for 1S1R Crossbar Resistive Memory with High Line Resistance
    Chen, Zehui
    Dolecek, Lara
    2020 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2020,
  • [5] A 1S1R Model with the Monte Carlo Function for Subthreshold Sensing Operation
    Yu, Qiuyao
    Lei, Yu
    Song, Zhitang
    Zhang, GuangMing
    Chen, Houpeng
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [6] Analysis of VMM Operations on 1S1R Crossbar Arrays and the Influence of Wire Resistances
    Ahmad, Rana Walied
    Wouters, Dirk
    Bengel, Christopher
    Waser, Rainer
    Menzel, Stephan
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 91 - 95
  • [7] Compact Modeling of RRAM Devices and Its Applications in 1T1R and 1S1R Array Design
    Chen, Pai-Yu
    Yu, Shimeng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (12) : 4022 - 4028
  • [8] On the Potential of CRS, 1D1R, and 1S1R Crossbar RRAM for Storage-Class Memory
    Lo, Chun-Li
    Chen, Mei-Chin
    Huang, Jiun-Jia
    Hou, Tuo-Hung
    2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
  • [9] Reduction of thermal disturbances in 3D 1S1R RRAM crossbar arrays for neuromorphic computing
    Sun, Rui
    Chen, Huan
    Wang, Guanran
    Wang, Chen
    Hao, Liang
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2019, 34 (11)
  • [10] In-Memory Adder Functionality in 1S1R Arrays
    Siemon, A.
    Menzel, S.
    Chattopadhyay, A.
    Waser, R.
    Linn, E.
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1338 - 1341