A Novel Technique to Design Ultra-Low Voltage and Ultra-Low Power Inverter-Based OTAs

被引:0
|
作者
Della Sala, Riccardo [1 ]
Centurelli, Francesco [1 ]
Scotti, Giuseppe [1 ]
机构
[1] Sapienza Univ Rome, Via Eudossiana 18, I-00184 Rome, Italy
关键词
OTA; inverter-based; ultra-low voltage; ultra-low power; Internet of Things;
D O I
10.1109/PRIME61930.2024.10559716
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work a novel technique to design ultra-low voltage (ULV), ultra-low power (ULP), inverter-based OTAs is presented. The proposal consists in utilizing a replica bias control loop applied to a body-driven inverter stage, with the aim of accurately setting both the DC current and the static output voltage, thus also centering the voltage transfer characteristic of the inverter cell. The proposed custom body-driven inverter attains rail-to-rail input common mode range, even at supply voltages as low as 0.3 V, and exhibits very stable performance under process, supply voltage and temperature (PVT) variations. The body-driven inverter cell is then exploited to implement a ULV, ULP OTA with small silicon area footprint, whose supply voltage can be scaled down to 0.3V. An extensive simulation campaign in a 180 nm CMOS technology has shown state-of-the-art performance in terms of small signal figure of merits, attaining very good robustness with respect to PVT variations.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] An Ultra-Low Power CMOS Subthreshold Voltage Reference
    Luo, Yunling
    Zhang, Jun
    Wang, Qiaobo
    Zeng, Yanhang
    Hu, Jianguo
    Tan, Hong-Zhou
    2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
  • [22] Power Gating for Ultra-Low Voltage Nanometer ICs
    Kim, Kyung Ki
    Nan, Haiqing
    Choi, Ken
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1472 - 1475
  • [23] Ultra-Low Voltage VDCC Design by Using DTMOS
    Basak, M. E.
    Kacar, F.
    ACTA PHYSICA POLONICA A, 2016, 130 (01) : 223 - 225
  • [24] Design of Ultra-Low Voltage and Low-Power CMOS Current Bleeding Mixer
    Tan, G. H.
    Sidek, R. M.
    Isa, M. M.
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 344 - 347
  • [25] Design Techniques for Ultra-Low Voltage Comparator Circuits
    Wang, Yao
    Wang, Haibo
    Wen, Guangjun
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (01)
  • [26] A Novel Leakage Reduction Technique for Ultra-Low Power VLSI Chips
    Magraiya, Vijay Kumar
    Gupta, Tarun Kumar
    Kant, Krishna
    PROCEEDINGS OF FIRST INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY FOR INTELLIGENT SYSTEMS: VOL 1, 2016, 50 : 165 - 173
  • [27] INVERTER-BASED ULTRA LOW VOLTAGE DIFFERENTIAL AMPLIFIERS
    Vieru, Razvan G.
    Ghinea, Romeo
    2011 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS 2011), 34TH EDITION, VOLS 1 AND 2, 2011, : 343 - 346
  • [28] Novel Glitch Reduction Techniques for Ultra-Low Power Digital Design
    Sun, Weidong
    Choi, Ken
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 158 - 161
  • [29] Design of An Ultra-Low Power Angle Measuring Instrument
    Sui, Jinxue
    Yang, Li
    Zhang, Yan
    Nie, Aiming
    ELECTRONICS WORLD, 2013, 119 (1923): : 40 - 42
  • [30] Design of ultra-low power bandgap voltage reference and its PSR analysis
    Li, Qiang
    Han, Yifeng
    Xie, Wenlu
    Min, Hao
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2004, 25 (11): : 1474 - 1478