SILC and TDDB reliability of novel low thermal budget RMG gate stacks

被引:0
|
作者
Vici, Andrea [1 ,2 ]
Degraeve, Robin [2 ]
Horiguchi, Naoto [2 ]
De Wolf, Ingrid [1 ,2 ]
Franco, Jacopo [2 ]
机构
[1] Katholieke Univ Leuven, B-3001 Leuven, Belgium
[2] IMEC, B-3001 Leuven, Belgium
关键词
Dielectric breakdown; low thermal budget gate stack; sequential 3-D integration; SILC; stacked CMOS; High-kappa/Metal Gate stack; TRAP GENERATION; OXIDE; DEGRADATION;
D O I
10.1109/IRPS48228.2024.10529347
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The fabrication of gate stacks with a low-thermal budget is crucial for enabling upcoming CMOS technology innovations such as sequential 3D integration and CFETs. In this study, we explore the impact of different low-thermal gate stack treatments on SILC and TDDB of HKMG stacks. We compare low thermal budget gate stacks with hydrogen radical treatments, recently introduced to improve the pMOS NBTI reliability, or with a post-deposition anneal at reduced temperature against a standard high thermal budget reference gate stack. We show that, while the former ones yield only minor improvement in TDDB lifetime, the latter treatment matches the TDDB reliability of the high-temperature reference, and thus provides a TDDB solution for low thermal budget CMOS RMG at competitive EOTs.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Novel Low Thermal Budget CMOS RMG: Performance and Reliability Benchmark Against Conventional High Thermal Budget Gate Stack Solutions
    Franco, J.
    Arimura, H.
    de Marneffe, J. -f.
    Brus, S.
    Ritzenthaler, R.
    Croes, K.
    Kaczer, B.
    Horiguchi, Naoto
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6658 - 6664
  • [2] New Insight into the TDDB and Post Breakdown Reliability of Novel High-κ Gate Dielectric Stacks
    Pey, K. L.
    Raghavan, N.
    Li, X.
    Liu, W. H.
    Shubhakar, K.
    Wu, X.
    Bosman, M.
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 354 - 363
  • [3] BTI Reliability Improvement Strategies in Low Thermal Budget Gate Stacks for 3D Sequential Integration
    Franco, J.
    Wu, Z.
    Rzepa, G.
    Vandooren, A.
    Arimura, H.
    Ragnarsson, L. -A
    Hellings, G.
    Brus, S.
    Cott, D.
    De Heyn, V.
    Groeseneken, G.
    Horiguchi, N.
    Ryckaert, J.
    Collaert, N.
    Linten, D.
    Grasser, T.
    Kaczer, B.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [4] Low thermal budget PBTI and NBTI reliability solutions for multi-Vth CMOS RMG stacks based on atomic oxygen and hydrogen treatments
    Franco, J.
    Arimura, H.
    de Marneffe, J. -F.
    Claes, D.
    Brus, S.
    Vandooren, A.
    Litta, E. Dentoni
    Horiguchi, N.
    Croes, K.
    Kaczer, B.
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
  • [5] Impact of crystalline phase of Ni-full-silicide gate electrode on TDDB reliability of HfSiON gate stacks
    Onizawa, Takashi
    Terai, Masayuki
    Toda, Akio
    Oshida, Makiko
    Ikarashi, Nobuyuki
    Hase, Takashi
    Fujieda, Shinji
    Watanabe, Hirohito
    2006 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 44TH ANNUAL, 2006, : 195 - +
  • [6] Novel low thermal budget gate stack solutions for BTI reliability in future Logic Device technologies
    Franco, J.
    Arimura, H.
    de Marneffe, J-F
    Vandooren, A.
    Ragnarsson, L-A
    Wu, Z.
    Claes, D.
    Litta, E. Dentoni
    Horiguchi, N.
    Croes, K.
    Linten, D.
    Grasser, T.
    Kaczer, B.
    2021 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2021,
  • [7] Impact of low thermal processes on reliability of high-k/metal gate stacks
    Tsiara, Artemisia
    Garros, Xavier
    Lu, Cao-Minh Vincent
    Fenouillet-Beranger, Claire
    Ghibaudo, Gerard
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2017, 35 (01):
  • [8] Low-temperature atomic and molecular hydrogen anneals for enhanced chemical SiO2 IL quality in low thermal budget RMG stacks
    Franco, J.
    Arimura, H.
    de Marneffe, J-F
    Wu, Z.
    Vandooren, A.
    Ragnarsson, L-A
    Litta, E. Dentoni
    Horiguchi, N.
    Croes, K.
    Linten, D.
    Afanas'ev, V
    Grasser, T.
    Kaczer, B.
    2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [9] A Generic Trap Generation Framework for MOSFET Reliability-Part I: Gate Only Stress-BTI, SILC, and TDDB
    Mahapatra, Souvik
    Ansari, Aseer
    Bisht, Arnav Shaurya
    Choudhury, Nilotpal
    Parihar, Narendra
    Chatterjee, Payel
    Gholve, Prasad
    Tiwari, Ravi
    Kumar, Satyam
    Samadder, Tarun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 114 - 125
  • [10] Low voltage SILC and P- and N-MOSFET gate oxide reliability
    Petit, C
    Meinertzhagen, A
    Zander, D
    Simonetti, O
    Fadlallah, M
    Maurel, T
    MICROELECTRONICS RELIABILITY, 2005, 45 (3-4) : 479 - 485