Novel Approach to Mitigate Parasitic Oscillation of Power Modules with Parallel Connected SiC-MOSFETs

被引:0
|
作者
Takeda, Shun [1 ]
Miyake, Eitaro [1 ]
Kono, Hiroshi [2 ]
Ohashi, Teruyuki [3 ]
Iguchi, Tomohiro [4 ]
Kodani, Kazuya [5 ]
机构
[1] Toshiba Elect Devices & Storage Corp, Elect Devices & Storage Res & Dev Ctr, Kawasaki, Kanagawa, Japan
[2] Toshiba Elect Devices & Storage Corp, Adv Semicond Device Dev Ctr, Oita, Hyogo, Japan
[3] Toshiba Co Ltd, Corp Res & Dev, Kawasaki, Kanagawa, Japan
[4] Toshiba Co Ltd, Corp Mfg Engn Ctr, Kawasaki, Kanagawa, Japan
[5] Toshiba Infrastruct Syst & Solut Corp, Infrastruct Syst Res & Dev Ctr, Tokyo, Japan
关键词
SiC; MOSFET; power module; switching; parasitic oscillation; parallel connection;
D O I
10.1109/ISPSD59661.2024.10579559
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In a power module with multiple MOSFETs connected in parallel, a type of current oscillation known as "parasitic oscillation" can occur during switching. Parasitic oscillation can lead to module failure, so a means of mitigating parasitic oscillation is required. In this paper, we derived oscillation conditions using the Monte Carlo method as well as theoretical analysis of an equivalent circuit, using a simplified circuit model of two chips connected in parallel. Furthermore, we showed that it is possible to apply the oscillation condition to any number of parallel chips by considering them to be equivalent to a two-chip model by performing an appropriate equivalent-circuit transformation. According to these conditions, increasing the value of Lg/Ls is effective for mitigating parasitic oscillation. To verify the above considerations, we fabricated power modules with different Lg/Ls values and performed switching measurements. The results revealed that the module with higher Lg/Ls values mitigated oscillation without increasing switching loss. This novel approach might be useful in designing the wiring structure of power modules.
引用
收藏
页码:514 / 517
页数:4
相关论文
共 50 条
  • [21] Statistical Electrothermal Simulation for Lifetime Prediction of Parallel SiC MOSFETs and Modules
    Borghese, Alessandro
    Riccio, Michele
    Castellazzi, Alberto
    Maresca, Luca
    Breglio, Giovanni
    Trace, Andrea
    2020 2ND IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL ELECTRONICS FOR SUSTAINABLE ENERGY SYSTEMS (IESES), 2020, : 383 - 386
  • [22] Performance of Parallel Connected SiC MOSFETs under Short Circuits Conditions
    Wu, Ruizhu
    Mendy, Simon
    Agbo, Nereus
    Gonzalez, Jose Ortiz
    Jahdi, Saeed
    Alatise, Olayiwola
    ENERGIES, 2021, 14 (20)
  • [23] Novel Bipolar Active Miller Clamp for Parallel SiC MOSFET Power Modules
    Aeloiza, Eddy
    Kadavelugu, Arun
    Rodrigues, Rostan
    2018 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2018, : 401 - 407
  • [24] Fast Method of Computations of Ripples in the Junction Temperature of Discrete Power SiC-MOSFETs at the Steady State
    Gorecki, Krzysztof
    Gorecki, Pawel
    APPLIED SCIENCES-BASEL, 2022, 12 (17):
  • [25] Requirements for Highly Accurate Multiphysics Modeling of SiC Power MOSFETs and Power Modules
    Grossner, U.
    Kakarla, B.
    Ziemann, T.
    Muting, J.
    Stark, R.
    Kovacevic-Badstuebner, I.
    GALLIUM NITRIDE AND SILICON CARBIDE POWER TECHNOLOGIES 7, 2017, 80 (07): : 89 - 100
  • [26] Substantial Reduction of Power Loss in a 14kVA Inverter Using Paralleled SiC-MOSFETs and SiC-SBDs
    Nakata, S.
    Kinouchi, S.
    Sawada, T.
    Oi, T.
    Oomori, T.
    SILICON CARBIDE AND RELATED MATERIALS 2008, 2009, 615-617 : 903 - 906
  • [27] RELIABILITY STUDIES ON HIGH CURRENT POWER MODULES WITH PARALLEL MOSFETS
    Sarma, G. H.
    Nitin, G.
    Ramanan, Manivannan
    Mehta, Kaushik
    Bhattacharjee, Arya
    2009 EUROPEAN MICROELECTRONICS AND PACKAGING CONFERENCE (EMPC 2009), VOLS 1 AND 2, 2009, : 371 - +
  • [28] Assessing the Presence of Parasitic Turn On in SiC Mosfet Power Modules
    Mari, Jorge
    Carastro, Fabio
    Kell, Max-Josef
    2021 23RD EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'21 ECCE EUROPE), 2021,
  • [29] Accurate Modeling of the Effective Parasitic Parameters for the Laminated Busbar Connected With Paralleled SiC MOSFETs
    Wang, Jianing
    Yu, Shaolin
    Zhang, Xing
    Wei, Zhaoyang
    Jiang, Nan
    Chen, Wenjie
    Du, Enli
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (05) : 2107 - 2120
  • [30] Impact of parasitic elements on the power dissipation of Si superjunction MOSFETs, SiC MOSFETs, and GaN HEMTs
    Joshi, Vikas
    Pande, Peyush
    Jadli, Utkarsh
    Chaturvedi, Mayank
    Nautiyal, Priyanka
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):