A Low-Power Single-Phase Split-Controlled Flip-Flop With No Redundant Switching

被引:0
|
作者
Yan, Zhuoya [1 ]
Huang, Yingna [2 ]
Jiao, Hailong [1 ]
机构
[1] Peking Univ, Sch Elect & Comp Engn, Shenzhen Grad Sch, Shenzhen, Peoples R China
[2] Natl Univ Singapore, Dept Elect & Comp Engn, Singapore, Singapore
基金
国家重点研发计划; 中国国家自然科学基金;
关键词
Sequential circuit; ultra-low power; ultra-low voltage; power delay product; TRANSITION;
D O I
10.1109/ISCAS58744.2024.10558244
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Flip-flops with ultra-wide-range dynamic voltage scaling capability are attractive for ultra-low power applications. In this paper, a single-phase split-controlled flip-flop (SCFF) is proposed for ultra-wide-range dynamic voltage scaling. By employing a differential structure in the master latch and a unique split-controlled slave latch, the proposed SCFF possesses desirable features for ultra-low voltage operations. Designed in a 55-nm low-power CMOS technology, SCFF achieves 0.4 V minimum supply voltage, and reduces the power-delay-product (PDP) by up to 79.7% compared to the state-of-the-art flip-flops at the typical process corner with 12.5% input toggle rate. SCFF also maintains the benefit of low PDP at different process corners and different supply voltages.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] A true single-phase clocked flip-flop with leakage current compensation
    Lee, Han-Yeol
    Jang, Young-Chan
    IEICE ELECTRONICS EXPRESS, 2012, 9 (23): : 1807 - 1812
  • [22] Design and Analysis of High-Performance and Low-Power Quaternary Latch, Quaternary D Flip-Flop and XY Flip-Flop
    Shadwani, Mayank
    Bansal, Urvashi
    INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2022, 60 (12) : 1004 - 1015
  • [23] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [24] A New Low-Power N Fold Flip-Flop With Output Enable
    Zid, Mounir
    Tourki, Rached
    Scandurra, Alberto
    Pistritto, Carlo
    2012 6TH INTERNATIONAL CONFERENCE ON SCIENCES OF ELECTRONICS, TECHNOLOGIES OF INFORMATION AND TELECOMMUNICATIONS (SETIT), 2012, : 195 - +
  • [25] High-performance and low-power conditional discharge flip-flop
    Zhao, PY
    Dakwish, TK
    Bayoumi, MA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 477 - 484
  • [26] Structural Tests of Slave Clock Gating in Low-power Flip-flop
    Wang, Baosheng
    Rajaraman, Layalakshmi
    Sobti, Kanwaldeep
    Losli, Derrick
    Rearick, Jeff
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 254 - 259
  • [27] TESTS CONFIRM HIGH-SPEED LOW-POWER FLIP-FLOP
    不详
    ELECTRONICS WORLD & WIRELESS WORLD, 1991, 97 (1667): : 724 - 724
  • [28] A Contention-free, Static, Single-phase Flip-Flop for Low Data Activity Applications
    Khorami, Ata
    Sachdev, Manoj
    Sharifkhani, Mohammad
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 11 - 16
  • [29] The Cross Charge-control Flip-Flop: a low-power and high-speed flip-flop suitable for mobile application SoCs
    Hirata, A
    Nakanishi, K
    Nozoe, M
    Miyoshi, A
    2005 Symposium on VLSI Circuits, Digest of Technical Papers, 2005, : 306 - 307
  • [30] A flip-flop circuit with a directly controlled emitter-follower and a level stabilizer for low-power prescalers
    Sato, H
    Sasaki, N
    Miki, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (03) : 504 - 510