Performance Assessment of GaAs Pocket-Doped Dual-Material Gate-Oxide-Stack DG-TFET at Device and Circuit Level

被引:0
|
作者
Singh, Km. Sucheta [1 ]
Kumar, Satyendra [2 ]
Chaturvedi, Saurabh [2 ]
Tyagi, Kapil Dev [2 ]
Tyagi, Vaibhav Bhushan [3 ]
机构
[1] Sharda Univ, Dept Elect Elect & Commun Engn, Greater Noida, Uttar Pradesh, India
[2] Jaypee Inst Informat Technol, Dept Elect & Commun Engn, Noida, Uttar Pradesh, India
[3] ISBAT Univ, Elect & Commun Engn, POB 8383, Kampala, Uganda
关键词
FIELD-EFFECT TRANSISTORS; TUNNEL FET; MODEL;
D O I
10.1049/2024/9925894
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study explores the impact of integrating a gallium arsenide (GaAs) pocket at the source and drain in a dual-material gate-oxide-stack double-gate tunnel field-effect transistor (DMGOSDG-TFET). The performance of this DMGOSDG-TFET, employing work-function engineering and gate-oxide-stack techniques, is compared with a GaAs pocket-doped DMGOSDG-TFET. Using the Silvaco Technology Computer-Aided Design tool, the comparison covers DC characteristics, analog/RF behavior, and circuit-level assessments. The research introduces an optimized heterostructure pocket-doped DMGOSDG-TFET to enhance DC characteristics, analog/RF performance, and DC/transient analysis. This novel architecture effectively suppresses ambipolarity, making it more suitable for current conduction. The incorporation of work-function engineering and a gate-oxide-stack approach enhances the device's current driving capability, while the use of a highly doped GaAs pocket at the source and drain virtually eliminates ambipolar current conduction. Simulation results indicate that the proposed heterostructure device exhibits a high ON-current and switching ratio. For analog/RF applications, the optimized heterostructure device outperforms conventional DMGOSDG-TFET, offering higher cutoff frequency, transconductance, and other analog/RF parameters. Circuit-level performance is assessed using HSPICE, with a focus on the implementation of a resistive-load inverter for both proposed and conventional device topologies through DC and transient evaluations.
引用
收藏
页数:13
相关论文
共 31 条
  • [21] Dual-material dual-oxide double-gate TFET for improvement in DC characteristics, analog/RF and linearity performance
    Satyendra Kumar
    Km. Sucheta Singh
    Kaushal Nigam
    Vinay Anand Tikkiwal
    Bandi Venkata Chandan
    Applied Physics A, 2019, 125
  • [22] Device and circuit level performance assessments of gate engineered Ge/GaAs heterojunction doping less TFET
    Som, Arnab
    Jana, Sanjay Kumar
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (02)
  • [23] Influence analysis of dielectric pocket on ambipolar behavior and high-frequency performance of dual material gate oxide stack -double gate Nano-Scale TFET
    Ebrahimnia, Melisa
    Ziabari, Seyed Ali Sedigh
    Kiani-sarkaleh, Azadeh
    JOURNAL OF NANOANALYSIS, 2022, 9 (02): : 90 - 98
  • [24] Theoretical Investigation of Dual-Material Stacked Gate Oxide-Source Dielectric Pocket TFET Based on Interface Trap Charges and Temperature Variations
    Nigam, Kaushal Kumar
    Dharmender
    Tikkiwal, Vinay Anand
    Bind, Mukesh Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (15)
  • [25] Performance Analysis of Gate-Stack Dual-Material DG MOSFET Using Work-Function Modulation Technique for Lower Technology Nodes
    Satish K. Das
    Umakanta Nanda
    Sudhansu M. Biswal
    Chandan Kumar Pandey
    Lalat Indu Giri
    Silicon, 2022, 14 : 2965 - 2973
  • [26] Performance Analysis of Gate-Stack Dual-Material DG MOSFET Using Work-Function Modulation Technique for Lower Technology Nodes
    Das, Satish K.
    Nanda, Umakanta
    Biswal, Sudhansu M.
    Pandey, Chandan Kumar
    Giri, Lalat Indu
    SILICON, 2022, 14 (06) : 2965 - 2973
  • [27] Mole Fraction and Device Reliability Analysis of Vertical-Tunneling-Attributed Dual-Material Double-Gate Heterojunction-TFET with Si0.7Ge0.3 Source Region at Device and Circuit Level
    Singh, Km. Sucheta
    Kumar, Satyendra
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (12)
  • [28] Temperature dependence Performance Assessment of III-V / Si Heterojunction based Dual Material Stacked Gate Oxide TFET
    Dharmender
    Yadav, Piyush
    Varshney, Rajat
    2022 5TH INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2022,
  • [29] Performance assessment of cavity on source dual material split gate GaAs/InAs/Ge junctionless TFET for label-free detection of biomolecules
    Kaushal Dharmender
    Satyendra Nigam
    Applied Physics A, 2022, 128
  • [30] Performance assessment of cavity on source dual material split gate GaAs/InAs/Ge junctionless TFET for label-free detection of biomolecules
    Dharmender
    Nigam, Kaushal
    Kumar, Satyendra
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2022, 128 (10):