Low Power Microarchitecture Designs of ACS Block in Viterbi Decoder: A Review

被引:0
|
作者
Mosbeh, Asmaa [1 ]
Ibraheem, Ali A. Y. [1 ]
Mostafa, Hassan [2 ]
Yousef, Khalil [1 ]
机构
[1] Assiut Univ, Fac Engn, Elect Engn Dept, Assiut, Egypt
[2] Cairo Univ, Fac Engn, Elect & Commun Dept, Cairo, Egypt
关键词
Radix-2; Fast Radix-2; parallel adders; Carry Look-Ahead (CLA); Knowles; Brent Kung (BK); and Sparse Kogge Stone (Sparse KS);
D O I
10.1145/3640429.3640435
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Low-power microarchitecture designs of Viterbi decoder are considered one of the on-demanding issues in Very Large-Scale Integration (VLSI). Viterbi decoders consume 35% of the power and 76% of the complexity in digital communication schemes, e.g., IEEE 802.11 a/g WLAN schemes. Development of Viterbi decoder itself reduces dramatically system complexity; the decoder has a source of power sink unit which rises in Add Compare-Select (ACS) unit. Various levels of development exist in VLSI such as architecture, microarchitecture, circuit, and transistor. ACS is structured of adder, comparator, and selector, so microarchitecture development of ACS unit intends one of these superior blocks. Adders in VLSI designs have a tremendous interest as they are the kernel of any digital system so enhancing this basic building block, which is used over and over, influences system specification. This paper targets different microarchitectural approaches to shrink the power of this unit which enhances overall system specification. Microarchitecture development encompasses using another block instead of the existing one or repositioning current blocks. In this review paper, comparisons of different parallel adders are presented to achieve low consumption power while obtaining high-speed operation of the addition, and an arrangement of ACS blocks to reduce the complexity of the decoder is also provided.
引用
收藏
页码:16 / 20
页数:5
相关论文
共 50 条
  • [31] Low complexity SST Viterbi decoder
    Jie, Jin
    Tsui, Chi-ying
    [J]. 2006 IEEE 64TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-6, 2006, : 1379 - 1380
  • [32] A parallel Viterbi decoder for block cyclic and convolution codes
    Reeve, JS
    Amarasinghe, K
    [J]. SIGNAL PROCESSING, 2006, 86 (02) : 273 - 278
  • [33] Design and FPGA Implementation of Block Synchronizer for Viterbi Decoder
    Sharma, Satish
    Sunil
    Vasudevamurthy, H. S.
    Valarmathi, N.
    [J]. 2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 908 - 912
  • [34] Locate: Low-Power Viterbi Decoder Exploration using Approximate Adders
    Bhattacharjya, Rajat
    Maity, Biswadip
    Dutt, Nikil
    [J]. PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2023, GLSVLSI 2023, 2023, : 409 - 413
  • [35] A low power turbo/Viterbi decoder for 3GPP2 applications
    Lin, CC
    Shih, YH
    Chang, HC
    Lee, CY
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (04) : 426 - 430
  • [36] Low power soft output viterbi decoder scheme for Turbo Code decoding
    Lin, L
    Tsui, CY
    Cheng, RS
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1369 - 1372
  • [37] The design of high-speed and low power consumption bidirection Viterbi decoder
    Li, Song
    Yi, Qing-Ming
    [J]. PROCEEDINGS OF 2006 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-7, 2006, : 3886 - +
  • [38] A Low-Power IP Design of Viterbi Decoder with Dynamic Threshold Setting
    Lin, Yi-Ming
    Liu, Wan-Ching
    Chang, Li-Yuan
    Lien, Chih-Yuan
    Chen, Pei-Yin
    Chen, Shung-Chih
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 585 - 588
  • [39] Low-power state-parallel relaxed adaptive Viterbi decoder
    Sun, Fei
    Zhang, Tong
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) : 1060 - 1068
  • [40] Design of ACS Architecture Using FinFET and CNTFET Devices for Low-Power Viterbi Decoder Using Asynchronous Techniques for Digital Communication Systems
    Rayappa, Bernard A.
    Sundararajan, T. V. P.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (05)