Design and implementation of 64-bit sram and cam on cadence and open-source environment

被引:0
|
作者
Shylashree N. [1 ,2 ]
Vahvale Y.D. [1 ,2 ]
Praveena N. [3 ,4 ]
Mamatha A.S. [5 ]
机构
[1] Department of Electronics and communication Engineering, RV College of Engineering, Bengaluru
[2] Department of Electronics and communication Engineering, RV College of Engineering, Bengaluru
[3] Department of Electronics and communication Engineering, RV College of Engineering, Bengaluru
[4] VTU, Belagavi, Karnataka
[5] Department of Electronics & Communication Engineering, St.Joseph Engineering College, Mangaluru
关键词
Genus; Graywolf; Innovus; OpenSta; Qflow tool; Yosys;
D O I
10.46300/9106.2021.15.65
中图分类号
学科分类号
摘要
Low-power IC design has become a priority in recent years because of the growing proliferation of portable battery-operated devices, bringing Static Random-Access Memory (SRAM) and Content Addressable Memory (CAM) into play. In today's SoCs, embedded SRAM units have become a necessary component. There is a lack of chips in the current world and to manufacture chips there is the requirement of Electronic Design Automation(EDA) tools that can perform better. In this paper, the main motive is to showcase the performance of open-source tools available currently which can still generate the required output with no cost. In this new era of fast mobile computing, traditional SRAM cell designs are power-demanding and underperforming. Rather than lowering manufacturing costs through high-volume production, specialty memory give cost-effective alternatives through architecture. Specialty memory devices enable the designer to address issues like board area, important timing, data flow bottlenecks, and so on in ways that high-volume regular memory devices cannot. Implementation of memory devices on Cadence environment and open-source environment to check the compatibility and compare the power, area, and delay of both 64-bit SRAM and CAM also analysing and validating the results of both the memory devices in this paper. For SRAM in a cadence environment, the calculated power, area, and slack have improved values, namely 0.145mW, 1104.3µm2, and positive slack of 6636 for pre-layout analysis. Furthermore, the power for 64-bit CAM in a cadence context is nearly identical to those for an open-source environment ~0.8mW. In an open-source environment, the calculated slack for CAM is 4.74. © 2021, North Atlantic University Union NAUN. All rights reserved.
引用
收藏
页码:586 / 594
页数:8
相关论文
共 50 条
  • [21] Implementation of a 64-bit Hybrid SR-ARQ Algorithm on FPGA
    Serban, Gheorghe
    Anton, Constantin
    Ionescu, Laurentiu
    Tutanescu, Ion
    Mazare, Alin
    2011 INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS (AE), 2011,
  • [22] Design and implementation of honeypot systems based on open-source software
    Yeh, Chao-Hsi
    Yang, Chung-Huang
    ISI 2008: 2008 IEEE INTERNATIONAL CONFERENCE ON INTELLIGENCE AND SECURITY INFORMATICS, 2008, : 265 - +
  • [23] The Design and Implementation of an Open-source Programmable Bot for Educational Purposes
    Dochshanov, Alden M.
    Tramonti, Michela
    DIGITAL PRESENTATION AND PRESERVATION OF CULTURAL AND SCIENTIFIC HERITAGE, 2023, 13 : 289 - 298
  • [24] The Design and Implementation of an Open-source Programmable Bot for Educational Purposes
    Dochshanov, Alden M.
    Tramonti, Michela
    DIGITAL PRESENTATION AND PRESERVATION OF CULTURAL AND SCIENTIFIC HERITAGE, 2023, 13 : 289 - 298
  • [25] Implementation of Software-Defined Networks Using Open-Source Environment
    Cisar, Petar
    Erlenvajn, Dragan
    Maravic Cisar, Sanja
    TEHNICKI VJESNIK-TECHNICAL GAZETTE, 2018, 25 : 222 - 230
  • [26] Implementation of GSM Channel Estimation using Open-source SDR Environment
    Bhatta, Abhishek
    Mishra, Amit Kumar
    2015 INTERNATIONAL CONFERENCE ON MICROWAVE, OPTICAL AND COMMUNICATION ENGINEERING (ICMOCE), 2015, : 322 - 325
  • [27] Implementation of a third-generation 1.1-GHz 64-bit microprocessor
    Konstadinidis, GK
    Normoyle, K
    Wong, S
    Bhutani, S
    Stuimer, H
    Johnson, T
    Smith, A
    Cheung, DY
    Romano, F
    Yu, SF
    Oh, SH
    Melamed, V
    Narayanan, S
    Bunsey, D
    Khieu, C
    Wu, KJ
    Schmitt, R
    Dumlao, A
    Sutera, M
    Chan, J
    Lin, KJ
    Coates, WS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) : 1461 - 1469
  • [28] Logic Design of a 16-bit Bit-Slice Shifter for 64-bit RSFQ Microprocessors
    Xuan, Wei
    Tang, Guang-Ming
    Qu, Pei-Yao
    Tang, Zhi-Min
    Ye, Xiao-Chun
    Fan, Dong-Rui
    Zhang, Zhi-Min
    Sun, Ning-Hui
    2019 IEEE INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2019,
  • [29] A high speed 0.25μm 64-bit CMOS adder design
    Sun, XG
    Mao, ZG
    Lai, FC
    Ye, YZ
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 581 - 583
  • [30] A new 64-bit cipher for efficient implementation using constrained FPGA resources
    Moldovyan, N. A.
    Moldovyan, A. A.
    Sklavos, N.
    International E-Conference on Computer Science 2005, 2005, 2 : 184 - 190