21T Ternary Full Adder Based on Capacitive Threshold Logic and Carbon Nanotube FETs

被引:1
|
作者
Hashemipour, Marzieh [1 ]
Mirzaee, Reza Faghih [2 ]
Navi, Keivan [3 ]
机构
[1] Khatam Univ, Dept Comp Engn, Tehran 1991633357, Iran
[2] Islamic Azad Univ, Dept Comp Engn, Shahr Eqods Branch, Tehran 1477893855, Iran
[3] Calif State Polytech Univ Pomona, Comp Sci Dept, Pomona, CA 91768 USA
关键词
Capacitive threshold logic; CNFET; ternary full adder; ternary logic; nanoelectronics; HIGH-PERFORMANCE; LOW-POWER; DESIGN; CNFET; GATES; CELLS;
D O I
10.1109/TNANO.2024.3386825
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The reduction in transistor count has long been a big challenge and an ongoing objective in the design of Ternary Full Adders (TFAs). Capacitive Threshold Logic (CTL) is a well-known logic style requiring a small number of transistors to implement a circuit. This paper presents a novel CTL TFA that utilizes only 21 transistors, three of which function as capacitors. Reducing the number of transistors can achieve a more compact adder cell with fewer internal wires. Simulations by HSPICE and 32nm CNFET technology demonstrate promising results for the new TFA compared to previous competitors. It produces the output carry at the fastest speed and also utilizes six fewer transistors and three fewer nets than its closest competitor with the fewest elements. When a comprehensive evaluation factor including delay, power, and area is considered, the proposed design exhibits a performance superiority of 45.1% and 21.4% compared to the previous top-performing CTL and non-CTL designs, respectively.
引用
收藏
页码:338 / 345
页数:8
相关论文
共 27 条
  • [21] An Ultra-Low-Power and Robust Ternary Static Random Access Memory Cell Based on Carbon Nanotube FETs
    Moaiyeri, Mohammad Hossein
    Akbari, Hamed
    Moghaddam, Majid
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (04) : 617 - 627
  • [22] Carbon Nanotube and Resistive Random Access Memory Based Unbalanced Ternary Logic Gates and Basic Arithmetic Circuits
    Zahoor, Furqan
    Zulkifli, Tun Zainal Azni
    Day, Farooq Ahmad Khan
    Murad, Sohiful Anuar Zainol
    IEEE ACCESS, 2020, 8 : 104701 - 104717
  • [23] Design and Evaluation of an Efficient Carbon Nano-Tube Field Effect Transistor-Based Ternary Full Adder Cell for Nanotechnology
    Maeen, Mehrdad
    Navi, Keivan
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2014, 11 (09) : 1934 - 1941
  • [24] High-performance ternary logic circuits and neural networks based on carbon nanotube source-gating transistors
    Zhu, Xuehao
    Xi, Meiqi
    Wang, Jianyu
    Zhang, Panpan
    Li, Yi
    Luo, Xiao
    Bai, Lan
    Chen, Xingxing
    Peng, Lian-Mao
    Cao, Yu
    Li, Qiliang
    Liang, Xuelei
    Science Advances, 2025, 11 (02)
  • [25] Carbon Nanotube Field Effect Transistor (CNTFET) and Resistive Random Access Memory (RRAM) Based Ternary Combinational Logic Circuits
    Zahoor, Furqan
    Hussin, Fawnizu Azmadi
    Khanday, Farooq Ahmad
    Ahmad, Mohamad Radzi
    Nawi, Illani Mohd
    Ooi, Chia Yee
    Rokhani, Fakhrul Zaman
    ELECTRONICS, 2021, 10 (01) : 1 - 20
  • [26] Optimization of Static Power, Leakage Power and Delay of Full Adder Circuit Using Dual Threshold MOSFET Based Design and T-Spice Simulation
    Ghosh, Anindya
    Ghosh, Debapriyo
    2009 INTERNATIONAL CONFERENCE ON ADVANCES IN RECENT TECHNOLOGIES IN COMMUNICATION AND COMPUTING (ARTCOM 2009), 2009, : 903 - +
  • [27] Pre-State-Dependent Ternary/Binary Logic Operation Obtained by Inkjet Printed Indium Oxide and Single-Walled Carbon Nanotube/Indium Oxide Heterojunction-Based Transistors
    Kim, Somi
    Jung, Seoyeon
    Kim, Bongjun
    Yoo, Hocheon
    IEEE ELECTRON DEVICE LETTERS, 2023, 44 (02) : 265 - 268