New structure transistors for advanced technology node CMOS ICs

被引:0
|
作者
Qingzhu Zhang [1 ,2 ]
Yongkui Zhang [1 ,2 ]
Yanna Luo [1 ,3 ]
Huaxiang Yin [1 ,2 ,3 ]
机构
[1] Integrated Circuit Advanced Process R&D Center, Institute of Microelectronics of Chinese Academy of Sciences(IMECAS)
[2] State key Lab of Fabrication Technologies for Integrated Circuits,Institute of Microelectronics of Chinese Academy of Sciences
[3] School of Integrated Circuits, University of Chinese Academy of
关键词
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
摘要
Over recent decades, advancements in complementary metal-oxide-semiconductor integrated circuits(ICs)have mainly relied on structural innovations in transistors. From planar transistors to the fin field-effect transistor(FinFET) and gate-all-around FET(GAAFET), more gate electrodes have been added to three-dimensional(3D) channels with enhanced control and carrier conductance to provide higher electrostatic integrity and higher operating currents within the same device footprint. Beyond the 1-nm node, Moore's law scaling is no longer expected to be applicable to geometrical shrinkage. Vertical transistor stacking, e.g. in complementary FETs(CFET), 3D stack(3DS) FETs and vertical-channel transistors(VFET), for enhanced density and variable circuit or system design represents a revolutionary scaling approach for sustained IC development. Herein, innovative works on specific structures, key process breakthroughs, shrinking cell sizes and design methodologies for transistor structure research and development are reviewed. Perspectives on future innovations in advanced transistors with new channel materials and operating theories are also discussed.
引用
收藏
页码:24 / 41
页数:18
相关论文
共 50 条
  • [31] CMOS VLSI SETS THE DIRECTION FOR NEW ICS.
    Wilson, Ron
    Electronic Systems Technology and Design/Computer Design's, 1987, 26 (22): : 79 - 82
  • [32] EQUIVALENT-CIRCUITS MODEL SUBTLE TRAITS OF ADVANCED CMOS ICS
    DIKE, C
    EDN, 1988, 33 (08) : 189 - &
  • [33] Silicon & Beyond CMOS: The Path of Advanced Electronic Structure Engineering for Low-Voltage Transistors
    Thean, Aaron
    ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES XI, 2013, 195 : 3 - 3
  • [34] An Enhanced MLSCR Structure Suitable for ESD Protection in Advanced Epitaxial CMOS Technology
    Du, Feibo
    Hou, Fei
    Song, Wenqiang
    Chen, Ruibo
    Liu, Jizhi
    Liu, Zhiwei
    Liou, Juin J.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (05) : 2062 - 2067
  • [35] An advanced well structure to improve latch-up immunity for CMOS technology
    Puchner, H
    Strelkova, N
    Huang, SF
    ULSI PROCESS INTEGRATION, 1999, 99 (18): : 281 - 289
  • [36] Advanced CMOS Scaling, And FinFET Technology
    Nowak, E. J.
    SIGE, GE, AND RELATED COMPOUNDS 5: MATERIALS, PROCESSING, AND DEVICES, 2012, 50 (09): : 3 - 16
  • [37] EPITAXIAL PROCESSING FOR ADVANCED CMOS TECHNOLOGY
    DUPLESSIS, M
    PRETORIUS, JA
    SOUTH AFRICAN JOURNAL OF SCIENCE, 1988, 84 (08) : 690 - 691
  • [38] Metal gates for advanced CMOS technology
    Maiti, B
    Tobin, PJ
    MICROELECTRONIC DEVICE TECHNOLOGY III, 1999, 3881 : 46 - 57
  • [39] ASSOCIATING CMOS TRANSISTORS WITH BDD ARCS FOR TECHNOLOGY MAPPING
    REIS, A
    ROBERT, M
    AUVERGNE, D
    REIS, R
    ELECTRONICS LETTERS, 1995, 31 (14) : 1118 - 1120
  • [40] The temperature characteristics of bipolar transistors fabricated in CMOS technology
    Wang, GJ
    Meijer, GCM
    SENSORS AND ACTUATORS A-PHYSICAL, 2000, 87 (1-2) : 81 - 89