ULSI realization of MPEG2 realtime video encoder and decoder - An overview

被引:0
|
作者
Yoshimoto, M
Nakagawa, S
Matsumura, T
Ishihara, K
Uramoto, SI
机构
关键词
video compression decompression; video encoder; video decoder; MPEG2; video signal processor;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper will describe an overview on several design issues and solutions for the realization of MPEG2 encoder&decoder LSIs. ULSI technology and video-coding specific design have been able to actualize an MPEG2 encoder&decoder LSI with realtime capability, flexibility and cost effectiveness, though MPEG2 processing at MP@ML (Main Profile and Main Level) requires an enormous computaion power of 10-200 GOPS depending on the motion estimation algorithm and a search range. Video coding processors, whose performance has been enhanced at the rate of one order per 3 years, have reached the performance level required to implement MPEG2 encoding using multiple chip configuration. This has been achieved by a hybrid architecture with video-oriented RISC and hardware engine optimized for coding algorithms. Intensive circuit optimization was carried out for transform coding such as DCT and predictive coding with motion estimation. Now cost effective MPEG2 decoders have begun to penetrate the multimedia market. There are two main design issues. One is the architectural and circuit design which minimizes the silicon area and power dissipation. The other is external DRAM control which makes use of DRAM storage and band width efficiently to reduce the system cost. Also future trends in a deep submicron era will be discussed. A single chip MPEG2 MP@ML encoder is expected to appear in the 0.25 micron era at the latest. An MPEG2 MP@ML decoder could be compressed to an area of about 25 mm(2).
引用
收藏
页码:1668 / 1681
页数:14
相关论文
共 50 条
  • [21] Technology for implementing PC MPEG2 encoder boards
    NTT Human Interface Lab, Japan
    [J]. NTT R&D, 6 (585-588):
  • [22] Reduction of MPEG2 video decoding computations
    Moshnyaga, VG
    Migita, N
    Wakisaka, K
    [J]. PROCEEDINGS OF THE THIRD IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2005, : 218 - 221
  • [23] MPEG2 video encoding in consumer electronics
    Kleihorst, RP
    VanderWerf, A
    Bruls, WHA
    Verhaegh, WFJ
    Waterlander, E
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 17 (2-3): : 241 - 253
  • [24] A VLSI Implementation of Filterbank for MPEG2/4 AAC Encoder
    Tsai, Tsung-Han
    Sha, Yu-Jie
    [J]. APPLIED MATERIALS AND ELECTRONICS ENGINEERING, PTS 1-2, 2012, 378-379 : 569 - 572
  • [25] Improved algorithms for implementation of MPEG2 AAC decoder on FPGA
    Shenoy, Rajath R.
    Naik, Sudhir S.
    Sumam, David S.
    [J]. TENCON 2005 - 2005 IEEE REGION 10 CONFERENCE, VOLS 1-5, 2006, : 2653 - +
  • [26] New MPEG2 decoder architecture using frequency scaling
    Kim, JM
    Chae, SI
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 253 - 256
  • [27] Towards one chip HDTV MPEG2 encoder LSI
    Jiang, L
    Li, DJ
    Haba, S
    Kunieda, H
    [J]. IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 173 - 176
  • [28] Mpeg2 Video Encoding in Consumer Electronics
    R.P. Kleihorst
    A. van der Werf
    W.H.A. Brüls
    W.F.J. Verhaegh
    E. Waterlander
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 1997, 17 : 241 - 253
  • [29] Software implementation of MPEG2 decoder on an ASIP JPEG processor
    Mohammadzadeh, N
    Hessabi, S
    Goudarzi, M
    [J]. 17TH ICM 2005: 2005 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2005, : 310 - 315
  • [30] A realtime software solution for resynchronizing filtered MPEG2 transport stream
    Yu, B
    Nahrstedt, K
    [J]. FOURTH INTERNATIONAL SYMPOSIUM ON MULTIMEDIA SOFTWARE ENGINEERING, PROCEEDINGS, 2002, : 296 - 303