COMPETITIVE NEURAL ARCHITECTURE FOR HARDWARE SOLUTION TO THE ASSIGNMENT PROBLEM

被引:33
|
作者
EBERHARDT, SP [1 ]
DAUD, T [1 ]
KERNS, DA [1 ]
BROWN, TX [1 ]
THAKOOR, AP [1 ]
机构
[1] CALTECH,JET PROP LAB,CTR SPACE MICROELECTR TECHNOL,PASADENA,CA 91109
关键词
ASSIGNMENT PROBLEM; NEURAL NETWORK; COMPETITION; NEUROPROCESSOR; HYSTERESIS; ANNEALING; VLSI;
D O I
10.1016/0893-6080(91)90039-8
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A neural network architecture for competitive assignment is presented, with details of a very large scale integration (VLSI) design and characterization of critical circuits fabricated in complementary metal-oxide semiconductor (CMOS). The assignment problem requires that elements of two sets (e.g., resources and consumers) be associated with each other such as to minimize the total cost of the associations. Unlike previous neural implementations, association costs are applied locally to processing units (PUs, i.e., neurons), reducing connectivity to VLSI-compatible O(number of PUs). Also, each element in either set may be independently programmed to associate with one, several, or a range of elements of the other set. A novel method of "hysteretic annealing," effected by gradually increasing positive feedback within each PU, was developed and compared in simulations to mean-field annealing implemented by increasing PU gain over time. The simulations (to size 64 x 64) consistently found optimal or near-optimal solutions, with settling times of about 150 microseconds, except for a few variable-gain annealing trials that exhibited oscillation.
引用
收藏
页码:431 / 442
页数:12
相关论文
共 50 条
  • [21] APPROXIMATE SOLUTION OF THE QUADRATIC ASSIGNMENT PROBLEM
    WEST, DH
    ACM TRANSACTIONS ON MATHEMATICAL SOFTWARE, 1983, 9 (04): : 461 - 466
  • [22] RNA: A Reconfigurable Architecture for Hardware Neural Acceleration
    Tu, Fengbin
    Yin, Shouyi
    Ouyang, Peng
    Liu, Leibo
    Wei, Shaojun
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 695 - 700
  • [23] VLSI Hardware Architecture of Neural A* Path Planner
    Huang, Lingyi
    Zang, Xiao
    Gong, Yu
    Zhang, Boyang
    Yuan, Bo
    2022 56TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS, AND COMPUTERS, 2022, : 334 - 338
  • [24] A Novel Reconfigurable Hardware Architecture of Neural Network
    Khalil, Kasem
    Eldash, Omar
    Dey, Bappaditya
    Kumar, Ashok
    Bayoumi, Magdy
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 618 - 621
  • [25] Hardware Architecture Exploration for Deep Neural Networks
    Zheng, Wenqi
    Zhao, Yangyi
    Chen, Yunfan
    Park, Jinhong
    Shin, Hyunchul
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2021, 46 (10) : 9703 - 9712
  • [26] Neural Architecture Search Survey: A Hardware Perspective
    Chitty-Venkata, Krishna Teja
    Somani, Arun K.
    ACM COMPUTING SURVEYS, 2023, 55 (04)
  • [27] Hardware Architecture Exploration for Deep Neural Networks
    Wenqi Zheng
    Yangyi Zhao
    Yunfan Chen
    Jinhong Park
    Hyunchul Shin
    Arabian Journal for Science and Engineering, 2021, 46 : 9703 - 9712
  • [28] The Layered Architecture Recovery as a Quadratic Assignment Problem
    Belle, Alvine Boaye
    El Boussaidi, Ghizlane
    Desrosiers, Christian
    Kpodjedo, Ssgla
    Mili, Hafedh
    SOFTWARE ARCHITECTURE (ECSA 2015), 2015, 9278 : 339 - 354
  • [29] Numerical solution of a calculus of variations problem using the feedforward neural network architecture
    William Marsh Rice Univ, Howton, United States
    Adv Eng Software, 3 (213-225):
  • [30] Numerical solution of a calculus of variations problem using the feedforward neural network architecture
    Meade, AJ
    Sonneborn, HC
    ADVANCES IN ENGINEERING SOFTWARE, 1996, 27 (03) : 213 - 225