COMPETITIVE NEURAL ARCHITECTURE FOR HARDWARE SOLUTION TO THE ASSIGNMENT PROBLEM

被引:33
|
作者
EBERHARDT, SP [1 ]
DAUD, T [1 ]
KERNS, DA [1 ]
BROWN, TX [1 ]
THAKOOR, AP [1 ]
机构
[1] CALTECH,JET PROP LAB,CTR SPACE MICROELECTR TECHNOL,PASADENA,CA 91109
关键词
ASSIGNMENT PROBLEM; NEURAL NETWORK; COMPETITION; NEUROPROCESSOR; HYSTERESIS; ANNEALING; VLSI;
D O I
10.1016/0893-6080(91)90039-8
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A neural network architecture for competitive assignment is presented, with details of a very large scale integration (VLSI) design and characterization of critical circuits fabricated in complementary metal-oxide semiconductor (CMOS). The assignment problem requires that elements of two sets (e.g., resources and consumers) be associated with each other such as to minimize the total cost of the associations. Unlike previous neural implementations, association costs are applied locally to processing units (PUs, i.e., neurons), reducing connectivity to VLSI-compatible O(number of PUs). Also, each element in either set may be independently programmed to associate with one, several, or a range of elements of the other set. A novel method of "hysteretic annealing," effected by gradually increasing positive feedback within each PU, was developed and compared in simulations to mean-field annealing implemented by increasing PU gain over time. The simulations (to size 64 x 64) consistently found optimal or near-optimal solutions, with settling times of about 150 microseconds, except for a few variable-gain annealing trials that exhibited oscillation.
引用
收藏
页码:431 / 442
页数:12
相关论文
共 50 条