Design of Cryptographic Hardware Architecture for Mobile Computing

被引:2
|
作者
Kim, Mooseop [1 ]
Kim, Youngsae [1 ]
Cho, Hyunsook [1 ]
机构
[1] ETRI, Software & Content Res Lab, Daejeon, South Korea
来源
关键词
Trusted Computing; MTM; Cryptographic circuit; RSA; HASH; Mobile Computing;
D O I
10.3745/JIPS.2009.5.4.187
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents compact cryptographic hardware architecture suitable for the Mobile Trusted Module (MTM) that requires low-area and low-power characteristics. The built-in cryptographic engine in the MTM is one of the most important circuit blocks and contributes to the performance of the whole platform because it is used as the key primitive supporting digital signature, platform integrity and command authentication. Unlike personal computers, mobile platforms have very stringent limitations with respect to available power, physical circuit area, and cost. Therefore special architecture and design methods for a compact cryptographic hardware module are required. The proposed cryptographic hardware has a chip area of 38K gates for RSA and 12.4K gates for unified SHA-1 and SHA-256 respectively on a 0.25um CMOS process. The current consumption of the proposed cryptographic hardware consumes at most 3.96mA for RSA and 2.16mA for SHA computations under the 25MHz.
引用
收藏
页码:187 / 196
页数:10
相关论文
共 50 条
  • [41] Special-Purpose Hardware Architecture for Neuromorphic Computing
    Ahn, Byungik
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 209 - 210
  • [42] In-Memory Computing Architecture for Efficient Hardware Security
    Ajmi, Hala
    Zayer, Fakhreddine
    Belgacem, Hamdi
    arXiv,
  • [43] Hardware Tripartite Synapse Architecture based on Stochastic Computing
    Liu, Junxiu
    Liang, Zhewei
    Luo, Yuling
    Huang, Jiadong
    Yang, Su
    2019 13TH INTERNATIONAL SYMPOSIUM ON THEORETICAL ASPECTS OF SOFTWARE ENGINEERING (TASE 2019), 2019, : 81 - 85
  • [44] MAREX: A general purpose hardware architecture for membrane computing
    Cascado-Caballero, Daniel
    Diaz-del-Rio, Fernando
    Cagigas-Muniz, Daniel
    Rios-Navarro, Antonio
    Guisado-Lizar, Jose-Luis
    Perez-Hurtado, Ignacio
    Riscos-Nunez, Agustin
    INFORMATION SCIENCES, 2022, 584 : 360 - 386
  • [45] A Parallel Hardware Architecture for Fast Integral Image Computing
    Zhang, Yuchi
    Yin, Shouyi
    Ouyang, Peng
    Liu, Leibo
    Wei, Shaojun
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2189 - 2192
  • [46] Confidential Computing or Cryptographic Computing?
    Popa R.A.
    Queue, 2 (108-132): : 108 - 132
  • [47] Confidential Computing or Cryptographic Computing?
    Popa, Raluca Ada
    Communications of the ACM, 2024, 67 (12) : 44 - 51
  • [48] Mobile Cloud Computing Security Using Cryptographic Hash Function Algorithm
    Arfan, M.
    2016 3RD INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, COMPUTER, AND ELECTRICAL ENGINEERING (ICITACEE), 2016, : 403 - 407
  • [49] Hardware Architecture Design For Vehicle Detection
    Nguyen Trinh Vu Dang
    Linh Nguyen Thi My
    Thang Nguyen Quoc
    Linh Tran Hoang
    2019 INTERNATIONAL SYMPOSIUM ON ELECTRICAL AND ELECTRONICS ENGINEERING (ISEE 2019), 2019, : 33 - 36
  • [50] Design of a novel asynchronous reconfigurable architecture for cryptographic applications
    Sun, Kang
    Pan, Xuezeng
    Wang, Jiebing
    Wang, Jimin
    FIRST INTERNATIONAL MULTI-SYMPOSIUMS ON COMPUTER AND COMPUTATIONAL SCIENCES (IMSCCS 2006), PROCEEDINGS, VOL 2, 2006, : 751 - +