INTERCONNECTION NETWORKS - PHYSICAL DESIGN AND PERFORMANCE ANALYSIS

被引:5
|
作者
FRANKLIN, MA [1 ]
DHAR, S [1 ]
机构
[1] WASHINGTON UNIV,CTR COMP SYST DESIGN,DEPT COMP SCI,ST LOUIS,MO 63130
关键词
COMPUTER ARCHITECTURE;
D O I
10.1016/0743-7315(86)90021-3
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper considers various physical constraints which influence the design of interconnection networks used in multiprocessor systems. Design expressions are presented for implementing an N log N packet passing interconnection network composed of circuit switched crossbar chip modules. Expressions reflecting chip level and board level pin and area constraints are derived and used to determine the network delay expected at a given clock frequency. Logic and memory delay, signal path delay, clock skew, and clock distribution delay parameters are defined and used to determine the maximum frequency which can be obtained with a given design. An example 2048 multiplied by 2048 network design is considered. This example indicates that using aggressive packaging and MOS technology, a clock frequency of about 40 Mhz is achievable.
引用
收藏
页码:352 / 372
页数:21
相关论文
共 50 条
  • [31] Models for High-Speed Interconnection Networks Performance Analysis
    Lugones, D.
    Franco, D.
    Argollo, E.
    Luque, E.
    [J]. 2009 IEEE INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS & SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS (MASCOTS), 2009, : 593 - +
  • [32] Performance analysis of interconnection networks for multi-cluster systems
    Javadi, B
    Abawajy, JH
    Akbari, MK
    [J]. COMPUTATIONAL SCIENCE - ICCS 2005, PT 3, 2005, 3516 : 205 - 212
  • [33] Performance analysis of a multicast switch based on multistage interconnection networks
    Park, J
    Jacob, L
    Yoon, H
    [J]. IEEE INFOCOM '97 - THE CONFERENCE ON COMPUTER COMMUNICATIONS, PROCEEDINGS, VOLS 1-3: SIXTEENTH ANNUAL JOINT CONFERENCE OF THE IEEE COMPUTER AND COMMUNICATIONS SOCIETIES - DRIVING THE INFORMATION REVOLUTION, 1997, : 939 - 946
  • [34] Performance analysis of protocol architectures for interconnection of local area networks
    Tjhie, Dedy Dewanto
    Rzehak, Helmut
    [J]. AEU. Archiv fur Elektronik und Ubertragungstechnik, 1997, 51 (03): : 163 - 177
  • [35] PERFORMANCE ANALYSIS OF SINGLE-BUFFERED MULTISTAGE INTERCONNECTION NETWORKS
    HSIAO, SH
    CHEN, CYR
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1994, 42 (09) : 2722 - 2729
  • [36] PERFORMANCE ANALYSIS OF MULTISTAGE INTERCONNECTION NETWORKS WITH HIERARCHICAL REQUESTING MODEL
    CHEN, WT
    SHEU, JP
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (11) : 1438 - 1442
  • [37] Performance analysis of protocol architectures for interconnection of local area networks
    Tjhie, DD
    Rzehak, H
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 1997, 51 (03): : 163 - 177
  • [38] Performance analysis of multistage interconnection networks using a multicast algorithm
    Park, J
    Yoon, H
    [J]. HIGH PERFORMANCE COMPUTING ON THE INFORMATION SUPERHIGHWAY - HPC ASIA '97, PROCEEDINGS, 1997, : 79 - 84
  • [39] PERFORMANCE ANALYSIS OF OPTICAL MULTISTAGE NETWORKS AND INTEGRATED HOLOGRAPHIC INTERCONNECTION
    VOITENKO, IG
    YATAGAI, T
    [J]. OPTICAL COMPUTING, 1995, 139 : 165 - 168
  • [40] Reconfigurable on-chip interconnection networks for high performance embedded SoC design
    Oveis-Gharan, Masoud
    Khan, Gul N.
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2020, 106