METHODOLOGY AND RESULTS OF SYNCHRONOUS DIGITAL HIERARCHY NETWORK PAYLOAD JITTER SIMULATION

被引:1
|
作者
SHOLANDER, PE
OWEN, HL
机构
[1] School of Electrical and Computer Engineering, Georgia Institute of Technologly Atlanta
关键词
SYNCHRONOUS DIGITAL HIERARCHY SIMULATION; SYNCHRONOUS OPTICAL NETWORK SIMULATION; NETWORK SYNCHRONIZATION; NETWORK JILTER; POINTER PROCESSOR;
D O I
10.1177/003754979506400105
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Synchronous Optical Network (SONET)/Synchronous Digital Hierarchy (SDH) network implementations indicate that the jitter on the transported data exceeds desirable values in some situations. Previous researchers have written high level behavioral simulation models to study the sources and the characteristics of this jitter. These behavioral simulation models have fast run times but do not accurately model the jitter sources. The models' sampling rates are too low to capture the frame structure effects which can occur at up to 19.44 MHz. This paper's simulation model takes a more detailed approach than previous behavioral simulations by modelling the network at a bit-by-bit level via event driven simulation. Actual network data is not passed through the computer model. Instead a unique method of transmitting the number of Plesiochronous Digital Hierarchy (PDH) data bits carried in each SDH/SONET byte is used. This work's results include mathematical models for the jitter generation mechanisms as well as numerical values for network jitter.
引用
收藏
页码:34 / 41
页数:8
相关论文
共 50 条
  • [21] POINTER CONVERSION METHOD FOR SYNCHRONOUS DIGITAL HIERARCHY
    TAKATORI, M
    NAKANO, Y
    ISHIDA, K
    ASHI, Y
    KANNO, T
    MORI, T
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1995, 78 (06): : 45 - 53
  • [22] RELIABLE PAYLOAD POINTER PROTOCOL FOR SYNCHRONOUS OPTICAL NETWORK
    ZHANG, N
    LIU, KH
    POSNER, EC
    WORLD PROSPERITY THROUGH COMMUNICATIONS, VOLS 1-3: CONFERENCE RECORD, 1989, : 433 - 437
  • [23] THE SYNCHRONOUS DIGITAL HIERARCHY .1. THE ORIGIN OF THE SPECIES
    MATTHEWS, M
    NEWCOMBE, P
    IEE REVIEW, 1991, 37 (05): : 185 - 189
  • [24] THE SYNCHRONOUS DIGITAL HIERARCHY .2. SURVIVAL OF THE FITTEST
    MATTHEWS, M
    NEWCOMBE, P
    IEE REVIEW, 1991, 37 (06): : 229 - 233
  • [25] THE NEW CCITT SYNCHRONOUS DIGITAL HIERARCHY - INTRODUCTION AND OVERVIEW
    HARRISON, KR
    BRITISH TELECOMMUNICATIONS ENGINEERING, 1991, 10 : 104 - 107
  • [26] The procurement and testing process of synchronous digital hierarchy (SDH)
    Parente, F
    Attolini, G
    Mogavero, C
    Nervo, G
    1996 INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY, VOLUMES 1 AND 2 - PROCEEDINGS, 1996, : 796 - 799
  • [27] DIGITAL TERMINALS IN A SYNCHRONOUS NETWORK
    OKIMI, K
    SHIRAKAWA, H
    NARUMIYA, KI
    JAPAN TELECOMMUNICATIONS REVIEW, 1981, 23 (01): : 35 - 45
  • [28] SYNCHRONOUS DIGITAL NETWORK SYSTEMS
    SAKAI, T
    TOKO, Y
    TOKIMASA, A
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1992, 28 (02): : 161 - 171
  • [29] A methodology to investigate UWB digital receiver sensitivity to clock jitter
    Pelissier, M
    Denis, B
    Morche, D
    2003 IEEE CONFERENCE ON ULTRA WIDEBAND SYSTEMS AND TECHNOLOGIES, CONFERENCE PROCEEDINGS, 2003, : 126 - 130
  • [30] Application of Synchronization Status Message Based on the Self-healing Ring Network with Synchronous Digital Hierarchy
    Yin Shu Hua
    Lei Hu
    Tian Lu
    PROCEEDINGS OF THE 4TH INTERNATIONAL CONFERENCE ON MECHATRONICS, MATERIALS, CHEMISTRY AND COMPUTER ENGINEERING 2015 (ICMMCCE 2015), 2015, 39 : 640 - 644