A NOVEL ASIC DESIGN APPROACH BASED ON A NEW MACHINE PARADIGM

被引:11
|
作者
HARTENSTEIN, RW
HIRSCHBIEL, AG
RIEDMULLER, M
SCHMIDT, K
WEBER, M
机构
[1] F. B. Informatik Universitaet Kaiserslautern
关键词
D O I
10.1109/4.92017
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces a new design methodology for rapid implementation of cheap high-performance ASIC's. The method described here derives from high-level algorithm specifications or from high-level source programs not only the target hardware, but (in contrast to silicon compilers) at the same time also the machine code to run it. The new method is based on a novel sequential machine paradigm where execution is used (being orders of magnitude more efficient) instead of simulation and where programmers may do the design job, rather than real hardware designers. The paper illustrates that for a very large class of commercially important algorithms (DSP, graphics, image processing and many others) this paradigm is orders of magnitude more efficient than the von Neumann paradigm. Compared to von-Neumann-based implementations, acceleration factors of up to more than 2000 have been obtained experimentally. The performance of ASIC's obtained by this new methodology is mostly competitive with ASIC designs obtained in the much slower and much more expensive "traditional" way. As a byproduct the new methodology also supports the automatic generation of universal accelerators for coprocessor use in workstations, etc., such as, e.g., to accelerate EDA tools. It is the goal of this paper to explain the highly efficient application of the xputer paradigm, rather than to introduce its hardware implementation. It is the goal of this paper to illustrate the innovative power of this paradigm, and its potential as a major step in progress toward systematically deriving ASIC designs from algorithm specifications.
引用
收藏
页码:975 / 989
页数:15
相关论文
共 50 条
  • [1] A multi parametric optimization based novel approach for an efficient Design Space Exploration for ASIC design
    Parvathanen, TulasiKrishna
    Sachdeva, Priyam
    Dhanuka, Suraj Kumar
    Gagrani, Mohit
    Sarkar, Pallabi
    [J]. 2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 868 - 873
  • [2] A novel simulation and verification approach in an ASIC design process
    Husmann, D
    Keller, M
    Mahboubi, K
    Pfeiffer, U
    Schumacher, C
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2002, 49 (01) : 307 - 311
  • [3] A clustering utility based approach for ASIC design
    Areibi, S
    Thompson, M
    Vannelli, A
    [J]. 14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 248 - 252
  • [4] A PTL based Highly Testable Structured ASIC Design Approach
    Gulati, Kanupriya
    Jayakumar, Nikhil
    Khatri, Sunil P.
    [J]. PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 145 - +
  • [5] New interfaces in asic design
    Manck, O
    [J]. ELECTRICAL ENGINEERING, 1996, 79 (02): : 85 - 91
  • [6] Development of novel design strength model for sustainable concrete columns: A new machine learning-based approach
    Munir, Muhammad Junaid
    Kazmi, Syed Minhaj Saleem
    Wu, Yu-Fei
    Lin, Xiaoshan
    Ahmad, Muhammad Riaz
    [J]. JOURNAL OF CLEANER PRODUCTION, 2022, 357
  • [7] A NEW GLOBAL ROUTER FOR ASIC DESIGN BASED ON SIMULATED EVOLUTION
    CHEN, YA
    LIN, YL
    HSU, YC
    [J]. 1989 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS: PROCEEDINGS OF TECHNICAL PAPERS, 1989, : 261 - 265
  • [8] VIDEL - AN INDEPENDENT APPROACH TO ASIC DESIGN
    DYER, S
    [J]. ELECTRONIC ENGINEERING, 1988, 60 (740): : 33 - &
  • [9] A novel scheduling methodology for ASIC design
    Lin, Chi-Ho
    Kim, Jin-Chun
    [J]. 6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 131 - +
  • [10] A novel approach for ASIC layout generation
    Guntzel, JL
    Reis, RAD
    Flores, AP
    Johann, MD
    [J]. 38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 791 - 794