Time Management for Low-Power Design of Digital Systems

被引:9
|
作者
Semiao, Jorge [1 ,5 ]
Freijedo, Judit F. [2 ]
Rodriguez-Andina, Juan J. [2 ]
Vargas, Fabian [3 ]
Santos, Marcelino B. [4 ,5 ]
Teixeira, IsabelC. [4 ,5 ]
Teixeira, J. Paulo [4 ,5 ]
机构
[1] Univ Algarve, Campus Penha, P-8005139 Faro, Portugal
[2] Univ Vigo, Vigo 36310, Spain
[3] Catholic Univ PUCRS, BR-90619900 Porto Alegre, RS, Brazil
[4] IST Tech Univ Lisbon, P-1049001 Lisbon, Portugal
[5] INESC ID, P-100029 Lisbon, Portugal
关键词
Time Management; Delay-Fault; Process; Power-Supply Voltage and Temperature Variations; Time Borrowing;
D O I
10.1166/jolpe.2008.194
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The implementation of complex functionality in low-power (LP) nano-CMOS technologies must be carried out in the presence of enhanced susceptibility to PVT (Process, power supply Voltage and Temperature) variations. VT variations are environmental or operation-dependent parametric disturbances. Power constraints (in normal and test mode) are critical, especially for high-performance digital systems. Both dynamic and leakage power induce variable (in time and space) thermal maps across the chip. PVT variations lead to timing variations. These should be accommodated without losing performance. Dynamic, on-line time management becomes necessary. The purpose of this paper is to present a VT-aware time management methodology which leads to improved PVT tolerance, without compromising performance or testability. First, the methodology is presented, highlighting its characteristics and limitations. Its underlying principle is to introduce additional tolerance to VT variations, by time borrowing, dynamically controlling the time of the clock edge trigger driving specific memory cells (referred to as critical memory cells, CME). VT variations are locally sensed, and dynamic delay insertion in the clock signal driving CME is performed, using Dynamic Delay Buffer (DDB) cells. Then, methodology automation, using the proprietary DyDA tool, is explained. The methodology is proved to be efficient, even in the presence of process variations. Finally, it is shown that VT tolerance insertion does not necessarily reduce delay fault detection, as multi-VDD or multi-frequency self-test can be used to recover detection capability.
引用
收藏
页码:410 / 419
页数:10
相关论文
共 50 条
  • [31] Proof of concept for low-power digital asynchronous IC design
    Zetterman, Tommi J.
    Liimatainen, Jukka T.
    Alamaunu, Jyrki T.
    2005 International Symposium on System-On-Chip, Proceedings, 2005, : 38 - 41
  • [32] A low-power design for an elliptic curve digital signature chip
    Schroeppel, R
    Beaver, C
    Gonzales, R
    Miller, R
    Draelos, T
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2002, 2002, 2523 : 366 - 380
  • [33] Low-Power Digital Signal Processor Design for a Hearing Aid
    Shaer, Lama
    Nahlus, Ihab
    Merhi, Jawad
    Kayssi, Ayman
    Chehab, Ali
    2013 4TH ANNUAL INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING SYSTEMS AND APPLICATIONS (ICEAC), 2013, : 40 - 44
  • [34] LOW-POWER DESIGN
    HINES, J
    KO, U
    MEIER, SE
    NAPPER, S
    PEDRAM, M
    ROY, K
    IEEE DESIGN & TEST OF COMPUTERS, 1995, 12 (04): : 84 - 90
  • [35] Low-power design
    Roy, K
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 323 - 323
  • [36] A low-power cache design for CalmRISC™-based systems
    Cho, S
    Jung, W
    Kim, Y
    Jeong, SW
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 394 - 399
  • [37] FPGA Laboratory System supporting Power Measurement for Low-Power Digital Design
    Winzker, Maro
    Schwandt, Andrea
    24TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2019), 2019, : 25 - 26
  • [38] System-Level Power Management for Low-Power SOC Design
    Zhu Jing-jing
    Lu Feng
    2011 TENTH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED COMPUTING AND APPLICATIONS TO BUSINESS, ENGINEERING AND SCIENCE (DCABES), 2011, : 412 - 416
  • [39] Low-power design for real-time image segmentation LSI and compact digital CMOS implementation
    Kiriyama, O
    Morimoto, T
    Adachi, H
    Harada, Y
    Koide, T
    Mattausch, HJ
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 432 - 433
  • [40] Addressing Low-Power Electronics in a Digital System and FPGA Design Course
    Winzker, Marco
    INTERNATIONAL JOURNAL OF ENGINEERING PEDAGOGY, 2014, 4 (04): : 33 - 38