REDUNDANCY DESIGN FOR A FAULT TOLERANT SYSTOLIC ARRAY

被引:1
|
作者
WANG, JJ
JEN, CW
机构
来源
关键词
D O I
10.1049/ip-e.1990.0027
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A systematic design methodology for redundant systolic arrays is proposed. Redundancies consisting of space-shift, time-shift and space - time-shift schemes are applied successfully to detect or mask permanent faults, transient faults or both. Various redundancy designs for different utilisation efficiencies of processor elements can be obtained at the design stage by a dependent graph and its associated algebraic transformation. A customised optimal redundant systolic array design can be achieved for various performance requirements, including throughput rate, latency, average computation time, hardware cost and capabilities of fault detection and fault masking.
引用
收藏
页码:218 / 226
页数:9
相关论文
共 50 条
  • [1] FAULT-TOLERANT DESIGN METHODOLOGY FOR SYSTOLIC ARRAY ARCHITECTURES
    ESONU, MO
    ALKHALILI, AJ
    HARIRI, S
    ALKHALILI, D
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1994, 141 (01): : 17 - 28
  • [2] A FAULT-TOLERANT HEXAGONAL SYSTOLIC ARRAY
    AYKANAT, C
    OZGUNER, F
    INFORMATION PROCESSING LETTERS, 1992, 42 (04) : 187 - 196
  • [3] Redundancy classification for fault tolerant computer design
    Pakstas, A
    Schagaev, I
    Zalewski, J
    2001 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN, AND CYBERNETICS, VOLS 1-5: E-SYSTEMS AND E-MAN FOR CYBERNETICS IN CYBERSPACE, 2002, : 3193 - 3198
  • [4] Fault tolerant systolic 2D array for DFT
    Dohi, Y
    Kubo, T
    Ohkawa, T
    PROCEEDINGS OF THE 1996 IEEE IECON - 22ND INTERNATIONAL CONFERENCE ON INDUSTRIAL ELECTRONICS, CONTROL, AND INSTRUMENTATION, VOLS 1-3, 1996, : 1441 - 1446
  • [5] A systematic design of fault tolerant systolic arrays based on triple modular redundancy in time-processor space
    Kaneko, M
    Miyauchi, H
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1996, E79D (12) : 1676 - 1689
  • [6] Fault tolerant Quantum Cellular Array (QCA) design using Triple Modular Redundancy with Shifted Operands
    Wei, Tongquan
    Wu, Kaijie
    Karri, Ramesh
    Orailoglu, Alex
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1192 - 1195
  • [7] Design techniques for fault-tolerant systolic arrays
    Esonu, MO
    AlKhalili, AJ
    Hariri, S
    AlKhalili, D
    JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 11 (1-2): : 151 - 168
  • [8] Design techniques for fault-tolerant systolic arrays
    Esonu, M.O.
    Al-Khalili, A.J.
    Hariri, S.
    Al-Khalili, D.
    Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 1995, 11 (1-2): : 151 - 168
  • [9] USING KINEMATIC REDUNDANCY TO DESIGN FAULT TOLERANT ROBOTIC SYSTEMS
    Maciejewski, Anthony A.
    MOBILE SERVICE ROBOTICS, 2014, : 39 - 39
  • [10] REDUNDANCY IN FAULT TOLERANT SYSTEMS
    LOCKNER, PA
    HANCOCK, PD
    MECHANICAL ENGINEERING, 1990, 112 (05) : 76 - 83