MULTIPLE-VALUED STATIC RANDOM-ACCESS-MEMORY DESIGN AND APPLICATION

被引:0
|
作者
ZHENG, T
ISHIZUKA, O
MATSUMOTO, H
机构
关键词
MULTIPLE-VALUED LOGIC; STATIC RANDOM-ACCESS-MEMORY; MOS DEVICES; INTEGRATED CIRCUITS; FLIP-FLOPS; MULTI-STABLE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a general theory on multiple-valued static random-access-memory (RAM) is investigated. A criterion for a stable and an unstable modes is proved with a strict mathematical method and expressed with a diagrammatic representation. Based on the theory, an NMOS 6-transistor ternary and a quaternary static RAM (SRAM) cells are proposed and simulated with PSPICE. The detail circuit design and realization are analyzed. A 10-valued CMOS current-mode static RAM cell is also presented and fabricated with standard 5-mum CMOS technology. A family of multiple-valued flip-flops is presented and they show to have desirable properties for use in multiple-valued sequential circuits. Both PSPICE simulations and experiments indicate that the general theory presented are very useful and effective tools in the optimum design and circuit realization of multiple-valued static RAMs and flip-flops.
引用
收藏
页码:403 / 411
页数:9
相关论文
共 50 条
  • [1] One electron-controlled multiple-valued dynamic random-access-memory
    Kye, H. W.
    Song, B. N.
    Lee, S. E.
    Kim, J. S.
    Shin, S. J.
    Choi, J. B.
    Yu, Y. -S.
    Takahashi, Y.
    [J]. AIP ADVANCES, 2016, 6 (02)
  • [2] Multiple-valued static CMOS memory cell
    Çilingiroglu, U
    Özelçi, Y
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (03) : 282 - 290
  • [3] One Electron-Controlled Multi-Valued Dynamic Random-Access-Memory
    Kye, H. W.
    Shin, S. J.
    Lee, T. H.
    Choi, J. B.
    [J]. 2016 IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2016,
  • [4] ON MULTIPLE-VALUED RANDOM FUNCTIONS
    LUMLEY, JL
    [J]. JOURNAL OF MATHEMATICAL PHYSICS, 1964, 5 (09) : 1198 - &
  • [5] Multiple-Valued Random Digit Extraction
    Thornton, Micah A.
    Thornton, Mitchell A.
    [J]. 2018 IEEE 48TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2018), 2018, : 162 - 167
  • [6] A review of multiple-valued memory technology
    Gulak, PG
    [J]. 1998 28TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - PROCEEDINGS, 1998, : 222 - 231
  • [7] MULTIPLE-VALUED LOGIC MEMORY CIRCUIT
    CURRENT, KW
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 78 (03) : 547 - 555
  • [8] Nanoscale Static Random-Access-Memory Design Using Strained Underlap Ultra Thin Silicon on Insulator MOSFET for Improved Performance
    Sharma, Rajneesh
    Rathore, Rituraj Singh
    Rana, Ashwani K.
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (04) : 359 - 364
  • [9] Random Multiple-Valued Networks: Theory and Applications
    Dubrova, Elena
    [J]. ISMVL 2006: 36th International Symposium on Multiple-Valued Logic, 2006, : 159 - 164
  • [10] DESIGN OF A MULTIPLE-VALUED CELLULAR ARRAY
    KAMIURA, N
    HATA, Y
    YAMATO, K
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (03) : 412 - 418