SYSTOLIC ARCHITECTURES FOR FINITE-STATE VECTOR QUANTIZATION

被引:0
|
作者
KOLAGOTLA, RK
YU, SS
JAJA, JF
机构
[1] UNIV MARYLAND,SYST RES CTR,DEPT ELECT ENGN,COLL PK,MD 20742
[2] UNIV MARYLAND,INST ADV COMP STUDIES,COLL PK,MD 20742
来源
JOURNAL OF VLSI SIGNAL PROCESSING | 1993年 / 5卷 / 2-3期
关键词
D O I
10.1007/BF01581299
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We present a new systolic architecture for implementing Finite State Vector Quantization in real-time for both speech and image data. This architecture is modular and has a very simple control flow. Only one processor is needed for speech compression. A linear array of processors is used for image compression; the number of processors needed is independent of the size of the image. We also present a simple architecture for converting line-scanned image data into the format required by this systolic architecture. Image data is processed at a rate of 1 pixel per clock cycle. An implementation at 31.5 MHz can quantize 1024 x 1024 pixel images at 30 frames/sec in real-time. We describe a VLSI implementation of these processors.
引用
收藏
页码:249 / 259
页数:11
相关论文
共 50 条
  • [41] Adaptive edge-based side-match finite-state classified vector quantization with quadtree map
    Chang, RF
    Chen, WM
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 1996, 5 (02) : 378 - 383
  • [42] A new image coding algorithm using variable-rate side-match finite-state vector quantization
    Chen, TS
    Chang, CC
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 1997, 6 (08) : 1185 - 1187
  • [43] Smaller representations for finite-state transducers and finite-state automata
    Roche, E
    COMBINATORIAL PATTERN MATCHING, 1995, 937 : 352 - 365
  • [44] New image coding algorithm using variable-rate side-match finite-state vector quantization
    Natl Chin-Yi Inst of Technology, Taichung, Taiwan
    IEEE Trans Image Process, 8 (1185-1187):
  • [45] VLSI ARCHITECTURES FOR VECTOR QUANTIZATION
    YAN, M
    MCCANNY, JV
    HU, Y
    JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 10 (01): : 5 - 23
  • [46] VLSI architectures for vector quantization
    Lafage, Anne
    Jutand, Francis
    International Workshop on Algorithms and Parallel VLSI Architectures, 1991,
  • [47] Parallel architectures for vector quantization
    Ancona, F
    Rovetta, S
    Zunino, R
    1997 IEEE INTERNATIONAL CONFERENCE ON NEURAL NETWORKS, VOLS 1-4, 1997, : 899 - 903
  • [48] FINITE-STATE RESIDUAL VECTOR QUANTIZER FOR IMAGE-CODING
    HUANG, SSY
    WANG, JS
    INTERNATIONAL JOURNAL OF IMAGING SYSTEMS AND TECHNOLOGY, 1994, 5 (03) : 199 - 205
  • [49] Improvement of finite state vector quantization using classification
    Kurose, T
    Ogawa, K
    1995 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE RECORD, VOLS 1-3, 1996, : 1415 - 1419
  • [50] Finite-State Independence
    Becher, Veronica
    Carton, Olivier
    Ariel Heiber, Pablo
    THEORY OF COMPUTING SYSTEMS, 2018, 62 (07) : 1555 - 1572