POLYCRYSTALLINE SILICON THIN-FILMS PROCESSED WITH SILICON ION-IMPLANTATION AND SUBSEQUENT SOLID-PHASE CRYSTALLIZATION - THEORY, EXPERIMENTS, AND THIN-FILM-TRANSISTOR APPLICATIONS

被引:139
|
作者
YAMAUCHI, N [1 ]
REIF, R [1 ]
机构
[1] MIT, DEPT ELECT ENGN & COMP SCI, CAMBRIDGE, MA 02139 USA
关键词
D O I
10.1063/1.356131
中图分类号
O59 [应用物理学];
学科分类号
摘要
A review is presented of the self-implantation method which has been developed to achieve high-quality polycrystalline silicon thin films on insulators with enhanced grain sizes and its applications to thin-film transistors (TFTs). In this method, silicon ions are implanted into an as-deposited polycrystalline silicon thin film to amorphize most of the film structure. Depending on ion implantation conditions, some seeds with <110> orientation remain in the film structure due to channeling. The film is then thermally annealed at relatively low temperatures, typically in the range of 550-700-degrees-C. With optimized process conditions, average grain sizes of 1 mum or greater can be obtained. First, an overview is given of the thin-film transistor technology which has been the greatest motivation for the research and development of the self-implantation method. Then the mechanism of selective amorphization by the silicon self-implantation and the crystallization by thermal annealing is discussed. An analytical model and experimental results are described. Polycrystalline silicon TFTs fabricated using the self-implanted polycrystalline silicon thin-films are then reviewed. The high-quality polycrystalline silicon thin films processed with the self-implantation method results in excellent TFT characteristics for both n- and p-channel devices thereby allowing complementary metal-oxide-semiconductor integrated circuits. High mobilities of around 150 cm2/V s for n-channel TFTs and around 50 cm2/V s for p-channel TFTs as well as on-to-off current ratios of 1 x 10(8) have been achieved. Fabrication and characterization of polycrystalline silicon TFTs with channel dimensions comparable to or smaller than the grain size of polycrystalline silicon films are also described to present a case study to discuss the self-implantation process and associated technologies. Finally, new approaches that extend the self-implantation method to control grain-boundary locations are discussed. If grain-boundary locations can indeed be controlled, the self-implantation method will become even more valuable in developing future high-performance TFT integrated circuits.
引用
收藏
页码:3235 / 3257
页数:23
相关论文
共 50 条
  • [21] Hydrogenation of polycrystalline silicon thin film transistors by plasma ion implantation
    Northeastern Univ, Boston, United States
    IEEE Electron Device Lett, 10 (421-423):
  • [22] Defects in polycrystalline silicon thin-films crystallized by solid phase and excimer laser annealing
    Kitahara, K
    Ohnishi, K
    Katoh, Y
    Watakabe, K
    Moritani, A
    POLYCRYSTALLINE SEMICONDUCTORS VII, PROCEEDINGS, 2003, 93 : 161 - 166
  • [23] PLASMA-ENHANCED SILICON-NITRIDE DEPOSITION FOR THIN-FILM-TRANSISTOR APPLICATIONS
    QUINN, LJ
    MITCHELL, SJN
    ARMSTRONG, BM
    GAMBLE, HS
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 1995, 187 : 347 - 352
  • [24] Low temperature polycrystalline line silicon thin film transistor with silicon nitride ion stopper
    Lee, KH
    Jhon, YM
    Cha, HJ
    Jang, J
    IEEE ELECTRON DEVICE LETTERS, 1996, 17 (06) : 258 - 260
  • [25] High-quality polycrystalline silicon thin film prepared by a solid phase crystallization method
    Matsuyama, T
    Terada, N
    Baba, T
    Sawada, T
    Tsuge, S
    Wakisaka, K
    Tsuda, S
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 1996, 198 (pt 2) : 940 - 944
  • [26] Thin-film polycrystalline silicon solar cells prepared by a solid phase crystallization method
    Matsuyama, Takao
    Baba, Toshiaki
    Takahama, Tsuyoshi
    Wakisaka, Kenichiro
    Tsuda, Shinya
    Optoelectronics Tokyo, 1994, 9 (03): : 391 - 400
  • [27] ON THE TRANSPORT-THEORY OF SCHOTTKY BARRIERS TO POLYCRYSTALLINE SILICON THIN-FILMS
    CARD, HC
    HWANG, W
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1980, 27 (04) : 700 - 705
  • [28] Low-temperature process design for inversion mode n-channel thin-film-transistor on polycrystalline Ge formed by solid-phase crystallization
    Huang, Linyu
    Moto, Kenta
    Igura, Kota
    Ishiyama, Takamitsu
    Toko, Kaoru
    Wang, Dong
    Yamamoto, Keisuke
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2024, 63 (02)
  • [29] Polycrystalline silicon thin film transistors fabricated by employing selective self ion-implantation and excimer laser annealing
    Lee, MC
    Jeon, JH
    Jung, SH
    Han, MK
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2000, 37 (06) : 870 - 872
  • [30] Reliable characterization of microcrystalline silicon films for thin film transistor applications
    Abramov, Alexey
    Roca I Cabarrocas, Pere
    Girotra, Kunal
    Chen, Hong
    Park, Seungkyu
    Park, Kyongtae
    Huh, Jong-Moo
    Choi, Joonhoo
    Kim, Chiwoo
    Souk, Jun H.
    Japanese Journal of Applied Physics, 2008, 47 (9 PART 1): : 7308 - 7310