PERFORMANCE OF SYNCHRONOUS AND ASYNCHRONOUS SCHEMES FOR VLSI SYSTEMS

被引:46
|
作者
AFGHAHI, M [1 ]
SVENSSON, C [1 ]
机构
[1] LINKOPING UNIV, DEPT PHYS & MEASUREMENT TECHNOL, S-58183 LINKOPING, SWEDEN
关键词
ARBITER; ASYNCHRONOUS; CLOCKING; DELAY MODEL; DIGITAL; METASTABILITY; SCALING; SYNCHRONOUS; SYNCHRONIZATION; VLSI;
D O I
10.1109/12.256454
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Continuous advances in VLSI technology have made it possible to implement a system on a chip. One consequence of this is that the system will use a homogeneous technology for interconnections, gates, and synchronizers. Another consequence is that the system size and operation speed increase, which leads to increased problems with timing and synchronization. In this paper system and delay models necessary for the study of time performances of synchronous and asynchronous systems are developed. Clock skew is recognized as a key factor for the performance of synchronous systems. A new mode of clocking that reduces the clock skew substantially is proposed and examined. Time penalty introduced by synchronizers is recognized as a key factor for the performance of asynchronous systems. This parameter is expressed in terms of system parameters. Different techniques and recommendations concerning performance improvement of synchronous and asynchronous systems are discussed.
引用
收藏
页码:858 / 872
页数:15
相关论文
共 50 条
  • [21] EFFICIENCY OF SYNCHRONOUS VERSUS ASYNCHRONOUS DISTRIBUTED SYSTEMS
    ARJOMANDI, E
    FISCHER, MJ
    LYNCH, NA
    JOURNAL OF THE ACM, 1983, 30 (03) : 449 - 456
  • [22] Benchmarking Synchronous and Asynchronous Stream Processing Systems
    Venugopal, Vinu E.
    Theobald, Martin
    PROCEEDINGS OF THE 7TH ACM IKDD CODS AND 25TH COMAD (CODS-COMAD 2020), 2020, : 322 - 323
  • [23] A Comparative Study of Asynchronous and Synchronous OCDMA Systems
    Mrabet, Hichem
    Cherifi, Abdelhamid
    Raddo, Thiago
    Dayoub, Iyad
    Haxha, Shyqyri
    IEEE SYSTEMS JOURNAL, 2021, 15 (03): : 3642 - 3653
  • [24] Asynchronous Testing of Synchronous Components in GALS Systems
    Marsso, Lina
    Mateescu, Radu
    Parissis, Ioannis
    Serwe, Wendelin
    INTEGRATED FORMAL METHODS, IFM 2019, 2019, 11918 : 360 - 378
  • [25] Performance and power analysis of globally asynchronous locally synchronous multi-processor systems
    Yu, Zhiyi
    Baas, Bevan M.
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 378 - +
  • [26] Modelling and Performance Analysis of Synchronous and Asynchronous Links Integrated into Multi-Machine Systems
    Rashmi
    Gaonkar, Dattatraya N.
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [27] CAE STARTUP PROMOTES SYNCHRONOUS DESIGN FOR VLSI SYSTEMS
    GOERING, R
    COMPUTER DESIGN, 1986, 25 (04): : 26 - 27
  • [28] Performance predictions for speculative, synchronous, VLSI logic simulation
    Noble, BL
    Wade, JC
    Chamberlain, RD
    34TH ANNUAL SIMULATION SYMPOSIUM, PROCEEDINGS, 2001, : 56 - 64
  • [29] TEMPO. A tool for automatic verification of asynchronous VLSI systems
    Jabri, M.A.
    Mang, Wai Lun
    National Conference Publication - Institution of Engineers, Australia, 1989, (89 pt 10):
  • [30] On Synchronous, Asynchronous, and Randomized Best-Response Schemes for Stochastic Nash Games
    Lei, Jinlong
    Shanbhag, Uday, V
    Pang, Jong-Shi
    Sen, Suvrajeet
    MATHEMATICS OF OPERATIONS RESEARCH, 2020, 45 (01) : 157 - 190