PERFORMANCE OF SYNCHRONOUS AND ASYNCHRONOUS SCHEMES FOR VLSI SYSTEMS

被引:46
|
作者
AFGHAHI, M [1 ]
SVENSSON, C [1 ]
机构
[1] LINKOPING UNIV, DEPT PHYS & MEASUREMENT TECHNOL, S-58183 LINKOPING, SWEDEN
关键词
ARBITER; ASYNCHRONOUS; CLOCKING; DELAY MODEL; DIGITAL; METASTABILITY; SCALING; SYNCHRONOUS; SYNCHRONIZATION; VLSI;
D O I
10.1109/12.256454
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Continuous advances in VLSI technology have made it possible to implement a system on a chip. One consequence of this is that the system will use a homogeneous technology for interconnections, gates, and synchronizers. Another consequence is that the system size and operation speed increase, which leads to increased problems with timing and synchronization. In this paper system and delay models necessary for the study of time performances of synchronous and asynchronous systems are developed. Clock skew is recognized as a key factor for the performance of synchronous systems. A new mode of clocking that reduces the clock skew substantially is proposed and examined. Time penalty introduced by synchronizers is recognized as a key factor for the performance of asynchronous systems. This parameter is expressed in terms of system parameters. Different techniques and recommendations concerning performance improvement of synchronous and asynchronous systems are discussed.
引用
收藏
页码:858 / 872
页数:15
相关论文
共 50 条