A 130-MHZ 8-B CMOS VIDEO DAC FOR HDTV APPLICATIONS

被引:13
|
作者
FOURNIER, JM
SENN, P
机构
[1] France Telecom, Centre National d'Études des Télécommunications (CNET)
关键词
D O I
10.1109/4.92028
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 130-MHz 8-b CMOS video DAC with a current output for high-definition television (HDTV) applications will be described. In order to achieve monotonicity and a high-speed performance, a current-cell matrix configuration and a parallel decoding circuit with one-stage latches have been used. A deglitching circuit has been introduced in the decoding stages to guarantee a low glitch energy. P-channel devices used as current sources ensure a low noise level and a ground-referenced voltage output in a doubly terminated 75-OMEGA transmission line. The experimental results have shown that the maximum conversion rate is 130 MHz and the integral and differential linearity errors are less than 0.5 LSB. The maximum glitch energy is 50 pS . V. The DAC has been developed in a 1-mu-m digital/analog CMOS technology. The entire circuit dissipates 150 mW at a 130-MHz conversion rate while operating from a single 5-V power supply.
引用
收藏
页码:1073 / 1077
页数:5
相关论文
共 50 条
  • [21] An 8-b 2b/cycle Asynchronous SAR ADC with Capacitive Divider Based RC-DAC
    Xiong, Jiu
    Ren, Jiajun
    Liu, Jin
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 762 - 765
  • [22] An 8-b 400-MS/s 2-b-Per-Cycle SAR ADC With Resistive DAC
    Wei, Hegong
    Chan, Chi-Hang
    Chio, U-Fat
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    Maloberti, Franco
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2763 - 2772
  • [23] A 12-bit 300 MHz CMOS DAC for high-speed system applications
    Ni, Weining
    Geng, Xueyang
    Shi, Yin
    Dai, Foster
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1402 - 1405
  • [24] An 8-b nRERL microprocessor for ultra-low-energy applications
    Kim, S
    Kwon, JH
    Chae, SI
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 27 - 28
  • [25] An 8-b 1-GSmaples/s CMOS cascaded folding and interpolating ADC
    Zhu, Xubin
    Ni, Weining
    Zhang, Qiang
    Shi, Yin
    2007 INTERNATIONAL WORKSHOP ON ELECTRON DEVICES AND SEMICONDUCTOR TECHNOLOGY, 2007, : 165 - +
  • [26] TRAILBLAZING ARCHITECTURE CREATES 8-BIT VIDEO DAC THAT CLIPS ALONG AT 75 MHZ
    GOODENOUGH, F
    ELECTRONIC DESIGN, 1985, 33 (15) : 37 - 38
  • [27] A 1-MICRON CMOS 128 MHZ VIDEO SERIALIZER, PALETTE, AND DIGITAL-TO-ANALOG (DAC) CHIP
    CHESTERS, MJ
    VLSI AND COMPUTER PERIPHERALS: VLSI AND MICROELECTRONIC APPLICATIONS IN INTELLIGENT PERIPHERALS AND THEIR INTERCONNECTION NETWORKS, 1989, : A117 - A117
  • [28] Low power 8-b CMOS current steering folding-interpolating A/D converter
    Cuong, Do Danh
    Cui, Zhi-Yuan
    Kim, Nam-Soo
    Lee, Kie-Yong
    Choi, Ho-Yong
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (01): : 81 - 86
  • [29] A 10b 50MHz CMOS A/D converter for high-speed video applications
    Jeon, BL
    Lee, KJ
    Lee, SH
    Yoon, SW
    PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, : 29 - 32
  • [30] 3V 10b 70MHz CMOS D/A converter for video applications
    Jin-Park
    Lee, SC
    Lee, SH
    ELECTRONICS LETTERS, 1999, 35 (24) : 2071 - 2073