SHAPE-RECOGNITION USING A FIXED-SIZE VLSI ARCHITECTURE

被引:13
|
作者
CHENG, HD
CHENG, X
机构
[1] CONCORDIA UNIV,DEPT COMP SCI,MONTREAL,PQ H3G 1M8,CANADA
[2] UTAH STATE UNIV,DEPT COMP SCI,LOGAN,UT 84322
关键词
SHAPE RECOGNITION; ATTRIBUTE GRAMMAR; PARALLEL ALGORITHM; VLSI ARCHITECTURE; REAL-TIME PROCESSING;
D O I
10.1142/S021800149500002X
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Shape recognition is an important research area in pattern recognition. It also has wide practical applications in many fields. An attribute grammar approach to shape recognition combines both the advantages of syntactic and statistical methods and makes shape recognition more accurate and efficient. However, the time complexity of a sequential shape recognition algorithm using attribute grammar is O(n(3)) where n is the length of an input string. When the problem size is very large it needs much more computing time, therefore a high speed parallel shape recognition is necessary to meet the demands of some real-time applications. This paper presents a parallel shape recognition algorithm and also discusses the algorithm partition problem as well as its implementation on a fixed-size VLSI architecture. The proposed algorithm has time complexity O(n(3)/k(2)) if using k x k processing elements. When k = n, its time complexity is O(n). The experiment has been conducted to verify the performance of the proposed algorithm. The correctness of the algorithm partition and the behavior of the proposed VLSI architecture have also been proved through the experiment. The results indicate that the proposed algorithm and the VLSI architecture could be very useful to imaging processing, pattern recognition and related areas, especially for real-time applications.
引用
收藏
页码:1 / 21
页数:21
相关论文
共 50 条