A 200-MHZ CMOS PIPELINED MULTIPLIER ACCUMULATOR USING A QUASI-DOMINO DYNAMIC FULL-ADDER CELL DESIGN

被引:32
|
作者
LU, F [1 ]
SAMUELI, H [1 ]
机构
[1] UNIV CALIF LOS ANGELES,DEPT ELECT ENGN,H INTEGRATED CIRCUITS & SYST LAB,LOS ANGELES,CA 90024
关键词
D O I
10.1109/4.192043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A bit-level pipelined 12 x 12-b two's-complement multiplier with a 27-b accumulator has been designed and fabricated in a 1.0-mum p-well CMOS technology. A new ''quasi N-P domino logic'' structure has been adopted to increase the throughput rate, and special pipeline structures were used in the accumulator to reduce the total latency. The chip complexity is approximately 10 000 transistors and the die area is 2.5 x 3.7 mm2. The measured maximum clock rate is 200 MHz (i.e., 200 million multiply-accumulate operations per second), and the power-speed ratio is 6.5 mW/MHz. An unique output buffer design was also adopted to achieve 200-MHz off-chip communication while maintaining full CMOS logic levels.
引用
收藏
页码:123 / 132
页数:10
相关论文
共 5 条