A NEW METHOD FOR DETECTING THE POLYSILICON GATE REENTRANT OF THE SUBMICRON LDD MOSFETS

被引:1
|
作者
PAN, Y [1 ]
KOWNG, V [1 ]
NG, KK [1 ]
机构
[1] NATL UNIV SINGAPORE,SINGAPORE 0511,SINGAPORE
关键词
D O I
10.1109/66.330287
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
With the continued shrinkage of the CMOS devices to the deep submicron regime, the control of the gate-to-drain overlap is becoming a stringent problem. We report that the gate-to-drain (source) current of an LDD p-MOSFET under a high positive gate-to-drain (source) bias is strongly correlated to the oxide thickness in the polysilicon gate edge and, consequently, to the gate-to-drain overlap capacitance. A simple physical model is then constructed to explain the observed correlation. Monitoring the poly gate reentrant by measuring the gate-to-drain current is simple and can be easily implemented in the parametric electrical tests in a process line.
引用
收藏
页码:460 / 462
页数:3
相关论文
共 50 条
  • [1] Influence of polysilicon-gate depletion on the subthreshold behavior of submicron MOSFETs
    Liou, JJ
    Shireen, R
    Ortiz-Conde, A
    Sanchez, FJG
    Cerdeira, A
    Gao, X
    Zou, XC
    Ho, CS
    MICROELECTRONICS RELIABILITY, 2002, 42 (03) : 343 - 347
  • [2] A NEW SUBMICRON MOSFET TECHNOLOGY WITH GATE OVERLAP ON TWIN OXIDE (GOTO) LDD STRUCTURE
    CHOI, YS
    RHEE, TP
    YOO, KD
    WON, TY
    MICROELECTRONIC ENGINEERING, 1991, 15 (1-4) : 253 - 256
  • [3] MEASURING THE DRAIN VOLTAGE DEPENDENT SERIES RESISTANCE IN SUBMICRON LDD MOSFETS
    OTTEN, JAM
    KLAASSEN, FM
    MICROELECTRONIC ENGINEERING, 1992, 19 (1-4) : 703 - 706
  • [4] A THEORETICAL-STUDY OF GATE DRAIN OFFSET IN LDD MOSFETS
    LEE, J
    MAYARAM, K
    HU, CM
    IEEE ELECTRON DEVICE LETTERS, 1986, 7 (03) : 152 - 154
  • [5] Gate and substrate currents in deep submicron MOSFETs
    Szelag, B
    Balestra, F
    Ghibaudo, G
    Dutoit, M
    JOURNAL DE PHYSIQUE IV, 1996, 6 (C3): : 61 - 66
  • [7] A simple efficient model of parasitic capacitances of deep-submicron LDD MOSFETs
    Prégaldiny, F
    Lallement, C
    Mathiot, D
    SOLID-STATE ELECTRONICS, 2002, 46 (12) : 2191 - 2198
  • [8] Impact of additional LDD rapid thermal annealing on submicron n-MOSFETs
    Qian, WS
    Vincent, KWL
    Wang, YW
    Li, YS
    Mani, PS
    Manju, S
    Benistant, F
    Chu, S
    ASCMC 2003: IEEE/SEMI (R) ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP, PROCEEDINGS, 2003, : 234 - 237
  • [9] THE EFFECTS OF CONSTANT-CURRENT STRESS ON GATE OXIDES IN LDD MOSFETS
    BHATTACHARYYA, A
    SHABDE, SN
    BARMAN, F
    MULLER, RS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (04) : 942 - 944
  • [10] Analysis of quasi double gate method for performance prediction of deep submicron double gate SOI MOSFETs
    Kranti, A
    Chung, TM
    Flandre, D
    Raskin, JP
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2005, 20 (05) : 423 - 429