LEVELIZED INCOMPLETE LU FACTORIZATION AND ITS APPLICATION TO LARGE-SCALE CIRCUIT SIMULATION

被引:4
|
作者
EICKHOFF, KM [1 ]
ENGL, WL [1 ]
机构
[1] RHEIN WESTFAL TH AACHEN,INST THEORET TELECTROTECH,AACHEN,GERMANY
关键词
D O I
10.1109/43.387732
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the simulation of targe circuits, the CPU time for solving the resulting linear equations may exceed the time required for evaluating the circuit elements, The circuit size above which this occurs depends on the applied transistor model and is roughly 10(4) devices for a vectorizing table model [1]. To further speed up large-scale circuit simulation, one therefore has to focus on the solution algorithm. In this paper the excessive propagation of fill-in elements during sparse matrix factorization is identified as the major source of the superlinear increase of solution time, The idea of truncating the fill-in propagation in a variable manner forms the basis for the construction of a hierarchical solver with the same robustness as Newton's method but much less effort for large circuits, The method was applied to MOS circuits with up to 63 000 transistors and in all cases the predominance of the solution part was broken, The new algorithm can be used efficiently both on sequential and vector architectures.
引用
收藏
页码:720 / 727
页数:8
相关论文
共 50 条
  • [1] Accelerating Large-Scale Sparse LU Factorization for RF Circuit Simulation
    Feng, Guofeng
    Wang, Hongyu
    Guo, Zhuoqiang
    Li, Mingzhen
    Zhao, Tong
    Jin, Zhou
    Jia, Weile
    Tan, Guangming
    Sun, Ninghui
    EURO-PAR 2024: PARALLEL PROCESSING, PT III, EURO-PAR 2024, 2024, 14803 : 182 - 195
  • [2] Levelized incomplete LU method and its application to semiconductor device simulation
    Tsai, YT
    Lee, CY
    Tsai, MK
    SOLID-STATE ELECTRONICS, 2000, 44 (06) : 1069 - 1075
  • [3] Further improvements in equivalent-circuit model with levelized incomplete LU factorization for mixed-level semiconductor device and circuit simulation
    Dai, JF
    Chang, CC
    Li, SJ
    Tsai, YT
    SOLID-STATE ELECTRONICS, 2004, 48 (07) : 1181 - 1188
  • [4] VECTORIZED LU DECOMPOSITION ALGORITHMS FOR LARGE-SCALE CIRCUIT SIMULATION
    YAMAMOTO, F
    TAKAHASHI, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1985, 4 (03) : 232 - 239
  • [5] An improved levelized incomplete LU method and its application to 2D semiconductor device simulation
    Tsai, YT
    Dai, JF
    Tsai, MK
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2001, 24 (03) : 389 - 396
  • [6] VECTORIZED LU DECOMPOSITION ALGORITHMS FOR LARGE-SCALE CIRCUIT SIMULATION.
    Yamamoto, Fujio
    Takahashi, Sakae
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1984, CAD-4 (03)
  • [7] An Adaptive LU Factorization Algorithm for Parallel Circuit Simulation
    Chen, Xiaoming
    Wang, Yu
    Yang, Huazhong
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 359 - 364
  • [8] Sparse LU Factorization for Parallel Circuit Simulation on GPU
    Ren, Ling
    Chen, Xiaoming
    Wang, Yu
    Zhang, Chenxi
    Yang, Huazhong
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 1125 - 1130
  • [9] A PARALLEL PARTITIONING METHOD FOR LARGE-SCALE CIRCUIT SIMULATION
    ZHANG, XD
    UNIVERSITY PROGRAMS IN COMPUTER-AIDED ENGINEERING, DESIGN, AND MANUFACTURING, 1989, : 134 - 141
  • [10] Generalized Leapfrog Scheme for Large-Scale Circuit Simulation
    Sekine, Tadatoshi
    Asai, Hideici
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2009, : 81 - +