A 700-MHZ 24-B PIPELINED ACCUMULATOR IN 1.2-MU-M CMOS FOR APPLICATION AS A NUMERICALLY CONTROLLED OSCILLATOR

被引:21
|
作者
LU, F
SAMUELI, H
YUAN, JR
SVENSSON, C
机构
[1] UNIV CALIF LOS ANGELES,DEPT ELECT ENGN,INTEGRATED CIRCUITS & SYST LAB,LOS ANGELES,CA 90024
[2] LINKOPING UNIV,DEPT PHYS & MEASUREMENT TECHNOL,S-58183 LINKOPING,SWEDEN
关键词
D O I
10.1109/4.231324
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To accomplish timing recovery/synthesis in high-speed communication systems, a 24-b numerically controlled oscillator (NCO) IC using a circuit design technique called true single-phase clock (TSPC) pipelined CMOS has been fabricated in a standard 1.2-mum CMOS process. The device achieves a maximum tested input clock rate of 700 MHz, which results in an output frequency tuning range from dc up to 350 MHz with a 41.7-Hz tuning resolution and a peak-to-peak phase jitter of 1.4 ns. The 1.7 x 1.7-mm2 IC dissipates 850 mW with a single 5-V supply, which is substantially lower than similar ECL and GaAs devices.
引用
收藏
页码:878 / 886
页数:9
相关论文
共 9 条