HAZARD FREE DESIGN OF MIXED OPERATING MODE ASYNCHRONOUS SEQUENTIAL-CIRCUITS

被引:3
|
作者
CHIANG, JS [1 ]
RADHAKRISHNAN, D [1 ]
机构
[1] UNIV IDAHO,DEPT ELECT ENGN,MOSCOW,ID 83843
关键词
D O I
10.1080/00207219008921144
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a hazard-free design methodology for the design of asynchronous sequential circuits based on a combination of synchronous and asynchronous circuit elements. Earlier approaches to essential hazard-free design of asynchronous sequential circuits are based on any one of the two design philosophies: by the addition of delay elements to the state output, or by input gate modification. The former approach makes the whole design slower. On the other hand, the latter approach is based on the assumption that the gate delays are always higher than any wire delay present in the network, but in VLSI circuits the above assumption may not be true. The design in this paper makes no assumption about the delays of the network and hence is applicable to any environment. In addition, the design in this paper uses the minimum number of self-synchronous transitions, thus making it faster than the earlier designs. © 1990 Taylor and Francis Ltd.
引用
收藏
页码:23 / 37
页数:15
相关论文
共 50 条
  • [1] A VARIATIONAL APPROACH TO HAZARD DETECTION IN ASYNCHRONOUS SEQUENTIAL-CIRCUITS
    BARASHKO, AS
    [J]. AUTOMATION AND REMOTE CONTROL, 1984, 45 (11) : 1506 - 1512
  • [2] STORED STATE ASYNCHRONOUS SEQUENTIAL-CIRCUITS
    HAYES, AB
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1981, 30 (08) : 596 - 600
  • [3] PASS-TRANSISTOR ASYNCHRONOUS SEQUENTIAL-CIRCUITS
    WHITAKER, SR
    MAKI, GK
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (01) : 71 - 78
  • [4] DESIGN FOR TESTABILITY OF SEQUENTIAL-CIRCUITS
    SUN, X
    LOMBARDI, F
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1994, 141 (03): : 153 - 160
  • [5] On the Design of Hazard free Reversible Asynchronous Circuits
    Nagamani, A. N.
    Agrawal, Vinod Kumar
    Bhat, Shruti J.
    Vandana, J.
    Vidya, V.
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRONICS, COMPUTERS AND COMMUNICATIONS (ICAECC), 2014,
  • [6] DESIGN OF ASYNCHRONOUS SEQUENTIAL-CIRCUITS USING INTERFACE PROTOCOL ASYNCHRONOUS CELL (IPAC) PAL DEVICE
    AGHDASI, F
    [J]. CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 426 - 430
  • [7] UNIVERSAL STATE ASSIGNMENTS FOR SYNTHESIS OF ASYNCHRONOUS SEQUENTIAL-CIRCUITS
    NANYA, T
    [J]. NEC RESEARCH & DEVELOPMENT, 1980, (56): : 67 - 72
  • [8] DESIGNING ASYNCHRONOUS SEQUENTIAL-CIRCUITS FOR RANDOM PATTERN TESTABILITY
    PETLIN, OA
    FURBER, SB
    ROMANKEVICH, AM
    GROLL, VV
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1995, 142 (04): : 299 - 305
  • [9] HAZARD CORRECTION IN ASYNCHRONOUS SEQUENTIAL CIRCUITS
    LERNER, SB
    [J]. IEEE TRANSACTIONS ON ELECTRONIC COMPUTERS, 1965, EC14 (02): : 265 - &
  • [10] SOME RESULTS ON THE DESIGN OF REGULAR STRUCTURED SEQUENTIAL-CIRCUITS
    GRASS, W
    [J]. INTEGRATION-THE VLSI JOURNAL, 1985, 3 (03) : 189 - 210