Avalanche behavior of power MOSFETs under different temperature conditions

被引:9
|
作者
Lu Jiang [1 ]
Wang Lixin [1 ]
Lu Shuojin [1 ]
Wang Xuesheng [1 ]
Han Zhengsheng [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
关键词
UIS test; device simulation; electrothermal; parasitic bipolar transistor; power MOSFETs;
D O I
10.1088/1674-4926/32/1/014001
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
The ability of high-voltage power MOSFETs to withstand avalanche events under different temperature conditions are studied by experiment and two-dimensional device simulation. The experiment is performed to investigate dynamic avalanche failure behavior of the domestic power MOSFETs which can occur at the rated maximum operation temperature range (-55 to 150(circle)C). An advanced ISE TCAD two-dimensional mixed mode simulator with thermodynamic non-isothermal model is used to analyze the avalanche failure mechanism. The unclamped inductive switching measurement and simulation results show that the parasitic components and thermal effect inside the device will lead to the deterioration of the avalanche reliability of power MOSFETs with increasing temperature. The main failure mechanism is related to the parasitic bipolar transistor activity during the occurrence of the avalanche behavior.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Avalanche behavior of power MOSFETs under different temperature conditions
    陆江
    王立新
    卢烁今
    王雪生
    韩郑生
    半导体学报, 2011, 32 (01) : 27 - 32
  • [2] Dynamic avalanche behavior of power MOSFETs and IGBTs under unclamped inductive switching conditions
    Lu, Jiang
    Tian, Xiaoli
    Lu, Shuojin
    Zhou, Hongyu
    Zhu, Yangjun
    Han, Zhengsheng
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (03)
  • [3] Dynamic avalanche behavior of power MOSFETs and IGBTs under unclamped inductive switching conditions
    陆江
    田晓丽
    卢烁今
    周宏宇
    朱阳军
    韩郑生
    Journal of Semiconductors, 2013, (03) : 26 - 30
  • [4] Dynamic avalanche behavior of power MOSFETs and IGBTs under unclamped inductive switching conditions
    陆江
    田晓丽
    卢烁今
    周宏宇
    朱阳军
    韩郑生
    Journal of Semiconductors, 2013, 34 (03) : 26 - 30
  • [5] Analysis of Current Capability of SiC Power MOSFETs Under Avalanche Conditions
    Nida, Selamnesh
    Kakarla, Bhagyalakshmi
    Ziemann, Thomas
    Grossner, Ulrike
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4587 - 4592
  • [6] Investigation on temperature limitation and failure mechanism of SiC MOSFETs under avalanche conditions
    Fei, Haoyang
    Liang, Lin
    Zhang, Ziyang
    MICROELECTRONICS RELIABILITY, 2023, 150
  • [7] Failure Mechanisms of Low-Voltage Trench Power MOSFETs Under Repetitive Avalanche Conditions
    Bach, Karl Heinz
    Asam, Michael
    Kanert, Werner
    2012 24TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2012, : 113 - 115
  • [8] Accurate Temperature Estimation of SiC Power MOSFETs Under Extreme Operating Conditions
    Tsibizov, Alexander
    Kovacevic-Badstuebner, Ivana
    Kakarla, Bhagyalakshmi
    Grossner, Ulrike
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (02) : 1855 - 1865
  • [9] Temperature Sensing for Power MOSFETs in Short-Duration Avalanche Mode
    Azoui, Toufik
    Tounsi, Patrick
    Pasquet, G.
    Reynes, Jean-Michel
    Pomes, Emilie
    Dorkel, Jean-Marie
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2014, 14 (01) : 441 - 445
  • [10] Experimental study and simulations on two different avalanche modes in trench power MOSFETs
    Pawel, I.
    Siemieniec, R.
    Roesch, M.
    Hirler, F.
    Herzer, R.
    IET CIRCUITS DEVICES & SYSTEMS, 2007, 1 (05) : 341 - 346