DESIGN OF THE IBM ENTERPRISE SYSTEM/9000 HIGH-END PROCESSOR

被引:24
|
作者
LIPTAY, JS
机构
关键词
3;
D O I
10.1147/rd.364.0713
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The ''high-end'' water-cooled processors in the IBM Enterprise System/9000(TM) product family use a CPU organization and cache structure which depart significantly from previous designs. The CPU organization includes multiple execution elements which execute instructions out of sequence, and uses a new virtual register management algorithm to control them. It also contains a branch history table to remember recent branches and their target addresses so that instruction fetching and decoding can be directed more accurately. These models also use a two-level cache structure which provides a level 1 cache associated with each processor and a level 2 cache associated with central storage. The level 1 cache uses a store-through organization, and is split into two separate caches, one used for instruction fetching and the other for operand references. The level 2 cache uses a store-in method to handle stores.
引用
下载
收藏
页码:713 / 731
页数:19
相关论文
共 50 条