PERFORMANCE-ORIENTED TECHNOLOGY MAPPING FOR LUT-BASED FPGAS

被引:3
|
作者
SHIN, H
KIM, C
机构
[1] Department of Electronics Engineering, Han Yang, University
关键词
D O I
10.1109/92.386231
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An efficient and effective optimization technique is developed for technology mapping of lookup table based field programmable gate arrays. In our algorithm, minimal depth of a Boolean network is found and then the given cost function is minimized by ''sweeping'' nodes of the given Boolean network without increasing-the depth. The sweeping allows an efficient search over a huge solution space since it utilizes the topological structure of the network. Optimization for reconvergent paths and duplication of logic can be automatically considered during the sweeping procedure. Experimental results show that our approach is very promising. Typically our method, called SWEEP, produced the same depth for the 17 benchmark circuits tried as those of FlowMap [1] which guarantees the optimum depth. Furthermore, SWEEP outperforms FlowMap by 17% in the total number of LUT's required to implement the benchmark circuits.
引用
收藏
页码:323 / 327
页数:5
相关论文
共 50 条
  • [1] Improvements to technology mapping for LUT-based FPGAs
    Mishchenko, Alan
    Chatterjee, Satrajit
    Brayton, Robert K.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (02) : 240 - 253
  • [2] Power-aware technology mapping for LUT-Based FPGAs
    Anderson, JH
    Najm, FN
    2002 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2002, : 211 - 218
  • [3] Technology Mapping of FSM Oriented to LUT-Based FPGA
    Kubica, Marcin
    Kania, Dariusz
    APPLIED SCIENCES-BASEL, 2020, 10 (11):
  • [4] A new strategy of performance-directed technology mapping algorithm for LUT-based FPGAs
    Chen, KN
    Wang, TS
    Lai, YT
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 822 - 825
  • [5] Area recovery under depth constraint for technology mapping for LUT-based FPGAs
    Takata, Taiga
    Matsunaga, Yusuke
    IPSJ Transactions on System LSI Design Methodology, 2009, 2 : 200 - 211
  • [6] AREA-ORIENTED TECHNOLOGY MAPPING FOR LUT-BASED LOGIC BLOCKS
    Kubica, Marcin
    Kania, Dariusz
    INTERNATIONAL JOURNAL OF APPLIED MATHEMATICS AND COMPUTER SCIENCE, 2017, 27 (01) : 207 - 222
  • [7] Automated conversion from LUT-based FPGAs to LUT-based MPGAs
    Veredas, Francisco -Javier
    Pfleiderer, Hans-Joerg
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 951 - +
  • [8] An Efficient Cut Enumeration for Depth-Optimum Technology Mapping for LUT-based FPGAs
    Takata, Taiga
    Matsunaga, Yusuke
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 351 - 356
  • [9] LUT-Based FPGA Technology Mapping for Reliability
    Cong, Jason
    Minkovich, Kirill
    FPGA 10, 2010, : 288 - 288
  • [10] TDD: A technology dependent decomposition algorithm for LUT-based FPGAs
    Farrahi, AH
    Sarrafzadeh, M
    TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 206 - 209