A LOW-CAPACITANCE BIPOLAR BICMOS ISOLATION TECHNOLOGY .2. CIRCUIT PERFORMANCE AND DEVICE SELF-HEATING

被引:5
|
作者
BURGHARTZ, JN
CIFUENTES, AO
WARNOCK, JD
机构
[1] IBM Research Division, T. J. Watson Research Center, Yorktown Heights
关键词
D O I
10.1109/16.297734
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Device and circuit results from transistors fabricated with a novel bipolar isolation technology are presented and discussed. The isolation structure, called sequentially planarized Interlevel isolation technology (SPIRIT), is fabricated by using a combination of selective epiaxial growth of silicon and a preferential polishing technique as the key process elements. This structural concept aims for reduced collector-substrate and collector-base capacitances, as well as a lower extrinsic base contact resistance, in a partial-SOI structure without significantly increasing the device temperature during operation. The feasibility of the isolation structure is demonstrated through ECL ring oscillators with gate delays of 23.6 ps at 0.72 mA and 47 ps at 0.23 mA. The temperature contours for SPIRIT and other bipolar isolation structures are simulated by using a finite-element method. It is shown that the capacitance versus self-heating tradeoff of SPIRIT is significantly improved over that of conventional trench or SOI isolation structures.
引用
收藏
页码:1388 / 1395
页数:8
相关论文
共 7 条
  • [1] A LOW-CAPACITANCE BIPOLAR BICMOS ISOLATION TECHNOLOGY .1. CONCEPT, FABRICATION PROCESS, AND CHARACTERIZATION
    BURGHARTZ, JN
    MCINTOSH, RC
    STANIS, CL
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (08) : 1379 - 1387
  • [2] Impact of Self-Heating on Negative-Capacitance FinFET: Device-Circuit Interaction
    Prakash, Om
    Pahwa, Girish
    Dabhi, Chetan K.
    Chauhan, Yogesh S.
    Amrouch, Hussam
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (04) : 1420 - 1424
  • [3] Projection of Circuit Performance at Cryogenic Temperatures including Self-Heating: A Device-Circuit Co-design Perspective
    Shukla, Mohit
    Dey, Sovan Kumar
    Manivannan, Saravana
    Dasgupta, Avirup
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 643 - 645
  • [4] Ambient Temperature-Induced Device Self-Heating Effects on Multi-Fin Si CMOS Logic Circuit Performance in N-14 to N-7 Scaled Technologies
    Venkateswarlu, Sankatali
    Nayak, Kaushik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (04) : 1530 - 1536
  • [5] ON THE PROFILE DESIGN AND OPTIMIZATION OF EPITAXIAL SI-BASE AND SIGE-BASE BIPOLAR TECHNOLOGY FOR 77-K APPLICATIONS .2. CIRCUIT PERFORMANCE ISSUES
    CRESSLER, JD
    CRABBE, EF
    COMFORT, JH
    STORK, JMC
    SUN, JYC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (03) : 542 - 556
  • [6] On the base profile design and optimization of epitaxial Si- and SiGe-base bipolar technology for 77 K applications .2. Circuit performance issues - Comment
    Song, J
    Yuan, JS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (05) : 915 - 917
  • [7] Improvement of self-heating effect in Ge vertically stacked GAA nanowire pMOSFET by utilizing Al2O3 for high-performance logic device and electrical/thermal co-design
    Song, Young Suh
    Kim, Sangwan
    Kim, Garam
    Kim, Hyunwoo
    Lee, Jong-Ho
    Kim, Jang Hyun
    Park, Byung-Gook
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2021, 60 (SC)