Optimization of thermal aware multilevel routing for 3D IC

被引:0
|
作者
P. Sivakumar
K. Pandiaraj
K. JeyaPrakash
机构
[1] Kalasalingam Academy of Research and Education,Department of Electronic and Communication Engineering
关键词
Three dimensional integrated circuits; Wire length estimation; Temperature estimation; Routing path; Genetic algorithm;
D O I
暂无
中图分类号
学科分类号
摘要
Due to the technological advancements, the three dimensional Integrated Circuits become the most popular technology. But it has the major drawback of increased time consumption as well power consumption. This happens because of the increased wire length and routing path for connecting the components in chip. Thus it is essential to reduce the wire length for the purpose of enhancing the circuit speed and minimize the power dissipation. But there may be a chance of temperature rise due to the heat generated by the slacked layers which also needs to be reduced. Several traditional approaches have addressed the issues of temperature rise and layer assignment. But the utilization of through-silicon-via is considered. Thus a new stochastic based genetic algorithm is proposed in this work for reducing the thermal estimations. Also the length of wire can be reduced by determining the minimal path so as to connect the components. Both partitioning and routing process takes place in this approach. The performance of the proposed approach is analyzed using ISPD2008 dataset. Also the results of this stochastic based model are compared with the existing algorithm. The superiority of this proposed approach is proved with reduced wire length and temperature estimations.
引用
收藏
页码:131 / 142
页数:11
相关论文
共 50 条
  • [1] Optimization of thermal aware multilevel routing for 3D IC
    Sivakumar, P.
    Pandiaraj, K.
    JeyaPrakash, K.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 103 (01) : 131 - 142
  • [2] A Thermal Aware 3D IC Partitioning Technique
    Banerjee, Sabyasachee
    Majumder, Subhashis
    [J]. 18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [3] Thermal-aware floorplanner for 3D IC, including TSVs, liquid microchannels and thermal domains optimization
    Cuesta, David
    Risco-Martin, Jose L.
    Ayala, Jose L.
    Ignacio Hidalgo, J.
    [J]. APPLIED SOFT COMPUTING, 2015, 34 : 164 - 177
  • [4] Thermal-aware detour routing in 3D NoCs
    Mukherjee, Priyajit
    Chatterjee, Navonil
    Chattopadhyay, Santanu
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2020, 144 : 230 - 245
  • [5] A Thermal-Aware Distribution Method of TSV in 3D IC
    Hou, Ligang
    Fu, Jingyan
    Wang, Jinhui
    Gong, Na
    Zhao, Wei
    Geng, Shuqin
    [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [6] Thermal-aware 3D IC placement via transformation
    Cong, Jason
    Luo, Guojie
    Wei, Jie
    Zhang, Yan
    [J]. PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 780 - +
  • [7] TSV Assignment of Thermal and Wirelength Optimization for 3D-IC Routing
    Zhao, Yi
    Hao, Cong
    Yoshimura, Takeshi
    [J]. 2018 28TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2018, : 155 - 162
  • [8] Optimization of 3-D IC Routing Based on Thermal Equalization Analysis
    Liu, Le
    Wang, Fengjuan
    Yin, Xiangkun
    Sun, Chuanhong
    Li, Xiang
    Li, Yue
    Yu, Ningmei
    Yang, Yuan
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2024, 24 (02) : 250 - 259
  • [9] Thermal-aware steiner routing for 3D stacked ICs
    Pathak, Mohit
    Lim, Sung Kyu
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 205 - 211
  • [10] 3D IC floorplanning: Automating optimization settings and exploring new thermal-aware management techniques
    Frantz, Felipe
    Labrak, Lioua
    O'Connor, Ian
    [J]. MICROELECTRONICS JOURNAL, 2012, 43 (06) : 423 - 432