A Tutorial on Multiplierless Design of FIR Filters: Algorithms and Architectures

被引:0
|
作者
Levent Aksoy
Paulo Flores
José Monteiro
机构
[1] INESC-ID,
[2] INESC-ID/Tecnico ULisboa,undefined
关键词
FIR filter; Direct, transposed, and hybrid forms; Multiplierless design; High-level synthesis; Area and delay optimization; Custom and reconfigurable circuits;
D O I
暂无
中图分类号
学科分类号
摘要
Finite impulse response (FIR) filtering is a ubiquitous operation in digital signal processing systems and is generally implemented in full custom circuits due to high-speed and low-power design requirements. The complexity of an FIR filter is dominated by the multiplication of a large number of filter coefficients by the filter input or its time-shifted versions. Over the years, many high-level synthesis algorithms and filter architectures have been introduced in order to design FIR filters efficiently. This article reviews how constant multiplications can be designed using shifts and adders/subtractors that are maximally shared through a high-level synthesis algorithm based on some optimization criteria. It also presents different forms of FIR filters, namely, direct, transposed, and hybrid and shows how constant multiplications in each filter form can be realized under a shift-adds architecture. More importantly, it explores the impact of the multiplierless realization of each filter form on area, delay, and power dissipation of both custom (ASIC) and reconfigurable (FPGA) circuits by carrying out experiments with different bitwidths of filter input, design libraries, reconfigurable target devices, and optimization criteria in high-level synthesis algorithms.
引用
收藏
页码:1689 / 1719
页数:30
相关论文
共 50 条
  • [1] A Tutorial on Multiplierless Design of FIR Filters: Algorithms and Architectures
    Aksoy, Levent
    Flores, Paulo
    Monteiro, Jose
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (06) : 1689 - 1719
  • [2] Multiplierless FIR filter design algorithms
    Macleod, MD
    Dempster, AG
    [J]. IEEE SIGNAL PROCESSING LETTERS, 2005, 12 (03) : 186 - 189
  • [3] GENETIC APPROACH TO DESIGN OF MULTIPLIERLESS FIR FILTERS
    CEMES, R
    AITBOUDAOUD, D
    [J]. ELECTRONICS LETTERS, 1993, 29 (24) : 2090 - 2091
  • [4] One simple method for design of multiplierless FIR filters
    Jovanovic-Dolecek, G
    Alvarez, MM
    Martinez, MA
    [J]. INNOVATIONS THROUGH INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2004, : 593 - 594
  • [5] DESIGN OF MULTIPLIERLESS FIR FILTERS BY MULTIPLE USE OF THE SAME FILTER
    TAI, YL
    LIN, TP
    [J]. ELECTRONICS LETTERS, 1992, 28 (02) : 122 - 123
  • [6] IMPROVED DESIGN PROCEDURE FOR MULTIPLIERLESS FIR DIGITAL-FILTERS
    SHAFFEU, H
    JONES, MM
    GRIFFITHS, HD
    TAYLOR, JT
    [J]. ELECTRONICS LETTERS, 1991, 27 (13) : 1142 - 1144
  • [7] Higher order Σ-Δ modulation encoding for design of multiplierless FIR filters
    Chen, CL
    Willson, AN
    [J]. ELECTRONICS LETTERS, 1998, 34 (24) : 2298 - 2300
  • [8] Design of Optimal Multiplierless FIR Filters With Minimal Number of Adders
    Kumm, Martin
    Volkova, Anastasia
    Filip, Silviu-Ioan
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (02) : 658 - 671
  • [9] Efficient Design of Sparse Multiplierless FIR Filters with Low Complexity
    Xu, Wei
    Li, Anyu
    Zhang, Ruihua
    Shi, Boya
    [J]. PROCEEDINGS OF 2018 INTERNATIONAL CONFERENCE ON ELECTRONICS AND ELECTRICAL ENGINEERING TECHNOLOGY (EEET 2018), 2018, : 79 - 83
  • [10] Design of Digit-Serial FIR Filters: Algorithms, Architectures, and a CAD Tool
    Aksoy, Levent
    Lazzari, Cristiano
    Costa, Eduardo
    Flores, Paulo
    Monteiro, Jose
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (03) : 498 - 511