Gate energy efficiency and negative capacitance in ferroelectric 2D/2D TFET from cryogenic to high temperatures

被引:0
|
作者
Sadegh Kamaei
Ali Saeidi
Carlotta Gastaldi
Teodor Rosca
Luca Capua
Matteo Cavalieri
Adrian M. Ionescu
机构
[1] EPFL,Nanoelectronic Devices Laboratory (NanoLab)
关键词
D O I
暂无
中图分类号
学科分类号
摘要
We report the fabrication process and performance characterization of a fully integrated ferroelectric gate stack in a WSe2/SnSe2 Tunnel FETs (TFETs). The energy behavior of the gate stack during charging and discharging, together with the energy loss of a switching cycle and gate energy efficiency factor are experimentally extracted over a broad range of temperatures, from cryogenic temperature (77 K) up to 100 °C. The obtained results confirm that the linear polarizability is maintained over all the investigated range of temperature, being inversely proportional to the temperature T of the ferroelectric stack. We show that a lower-hysteresis behavior is a sine-qua-non condition for an improved energy efficiency, suggesting the high interest in a true NC operation regime. A pulsed measurement technique shows the possibility to achieve a hysteresis-free negative capacitance (NC) effect on ferroelectric 2D/2D TFETs. This enables sub-15 mV dec−1 point subthreshold slope, 20 mV dec−1 average swing over two decades of current, ION of the order of 100 nA µm−2 and ION/IOFF > 104 at Vd = 1 V. Moreover, an average swing smaller than 10 mV dec−1 over 1.5 decades of current is also obtained in a NC TFET with a hysteresis of 1 V. An analog current efficiency factor, up to 50 and 100 V−1, is achieved in hysteresis-free NC-TFETs. The reported results highlight that operating a ferroelectric gate stack steep slope switch in the NC may allow combined switching energy efficiency and low energy loss, in the hysteresis-free regime.
引用
收藏
相关论文
共 50 条
  • [1] Gate energy efficiency and negative capacitance in ferroelectric 2D/2D TFET from cryogenic to high temperatures
    Kamaei, Sadegh
    Saeidi, Ali
    Gastaldi, Carlotta
    Rosca, Teodor
    Capua, Luca
    Cavalieri, Matteo
    Ionescu, Adrian M.
    NPJ 2D MATERIALS AND APPLICATIONS, 2021, 5 (01)
  • [2] Ultrafast Negative Capacitance Transition for 2D Ferroelectric MoS2/Graphene Transistor
    Daw, Debottam
    Bouzid, Houcine
    Jung, Moonyoung
    Suh, Dongseok
    Biswas, Chandan
    Hee Lee, Young
    ADVANCED MATERIALS, 2024, 36 (13)
  • [3] Corner 2D Capacitance
    Cividjian, Grigore A.
    2018 20TH INTERNATIONAL SYMPOSIUM ON ELECTRICAL APPARATUS AND TECHNOLOGIES (SIELA), 2018,
  • [4] Negative capacitance field-effect transistors based on ferroelectric AlScN and 2D MoS2
    Song, Seunguk
    Kim, Kwan-Ho
    Chakravarthi, Srikrishna
    Han, Zirun
    Kim, Gwangwoo
    Ma, Kyung Yeol
    Shin, Hyeon Suk
    Olsson, Roy H.
    Jariwala, Deep
    APPLIED PHYSICS LETTERS, 2023, 123 (18)
  • [5] 2D or not 2D?
    Nature Chemistry, 2014, 6 : 747 - 747
  • [6] 2D or not 2D?
    Ross H. McKenzie
    Nature Physics, 2007, 3 : 756 - 758
  • [7] 2D or not 2D
    Fey, SJ
    Larsen, PM
    CURRENT OPINION IN CHEMICAL BIOLOGY, 2001, 5 (01) : 26 - 33
  • [8] 2D or not 2D?
    不详
    NATURE CHEMISTRY, 2014, 6 (09) : 747 - 747
  • [9] System for driving 2D infrared emitter arrays at cryogenic temperatures
    Lange, Corey
    McGee, Rodney
    Waite, Nicholas
    Haislip, Robert
    Kiamilev, Fouad E.
    TECHNOLOGIES FOR SYNTHETIC ENVIRONMENTS: HARDWARE-IN-THE-LOOP XVI, 2011, 8015
  • [10] Impact of Contact Resistance on 2D Negative-Capacitance FETs
    Lu, Po-Sheng
    You, Wei-Xiang
    Su, Pin
    2018 IEEE 2ND ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2018), 2018, : 187 - 189