Enhanced Power Gating Schemes for Low Leakage Power and Low Ground Bounce Noise in Design of Ring Oscillator

被引:0
|
作者
Sheetal Soni
Shyam Akashe
机构
[1] ITM,Research Scholar
[2] ITM University,Department of ECE
来源
关键词
Low Power; Ground bound noise; CMOS; Ring oscillator;
D O I
暂无
中图分类号
学科分类号
摘要
As the technology is emerging rapidly, the size of complex and large circuits is scaling towards nanometer scale. So, the increment can be seen in two critical sources of noise as leakage current and ground bounce. These are the two main design constraints of the circuit design. In this paper, a comparative analysis has been done to mitigate the effect of GBN during sleep to active mode transition and to design more noise immune circuit. Enhanced power gating schemes have been simulated and presented here which show very drastic reduction in leakage power and GBN. By using power gating scheme, GBN is greatly reduced to 93 %, 90 % reduced by diode based technique and 88 % reduced by using staggered phase scheme as compared to the base case when GBN is measured for different delay cells at 45 nm scale. A significant amount of leakage power has been reduced to 64 % by using power gating scheme, 75 % reduced by diode based technique and 78 % reduced by using staggered phase scheme as compared to the base case measured for different delay cells at 45 nm scale.
引用
收藏
页码:1517 / 1533
页数:16
相关论文
共 50 条
  • [1] Enhanced Power Gating Schemes for Low Leakage Power and Low Ground Bounce Noise in Design of Ring Oscillator
    Soni, Sheetal
    Akashe, Shyam
    WIRELESS PERSONAL COMMUNICATIONS, 2015, 80 (04) : 1517 - 1533
  • [2] Enhanced Ground Bounce Noise Reduction in Low Leakage CMOS Multiplier Cell
    Talwekar, R. H.
    Jain, Nancy Bohra
    2016 INTERNATIONAL CONFERENCE ON RESEARCH ADVANCES IN INTEGRATED NAVIGATION SYSTEMS (RAINS), 2016,
  • [3] Enhanced ground bounce noise reduction in a low-leakage CMOS multiplier
    Verma, Bipin Kumar
    Akashe, Shyam
    Sharma, Sanjay
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (09) : 1486 - 1501
  • [4] Design of Low Power and Low Phase Noise Current Starved Ring Oscillator for RFID Tag EEPROM
    Rahman, Labonnah Farzana
    Reaz, Mamun Bin Ibne
    Marufuzzaman, Mohammad
    Sidek, Lariyah Mohd
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2019, 49 (01): : 19 - 23
  • [5] Noise immunity investigation of low power design schemes
    Abbas, Mohamed
    Ikeda, Makoto
    Asada, Kunihiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (08): : 1238 - 1247
  • [6] Low noise, low power micromechanical oscillator
    Rantakari, P
    Kaajakari, V
    Mattila, T
    Kiihamäki, J
    Oja, A
    Tittonen, I
    Seppä, H
    TRANSDUCERS '05, DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2005, : 2135 - 2138
  • [7] Enhanced Reduction of Ground Bounce Noise in Low Leakage CMOS Multiplier with Combinational MTCMOS Circuit
    Verma, Bipin Kumar
    Singh, Sham Babu
    Akashe, Sham
    2013 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC), 2013,
  • [8] Increasing power efficiency in the design of a low power and low phase noise CMOS LC oscillator
    Kebria, Saeed Soleymani
    Ghonoodi, Hojat
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (01) : 18 - 30
  • [9] Design of Low-phase Noise, Low-power Ring Oscillator for OC-48 Application
    Ramiah, Harikrishnan
    Keat, Chong Wei
    Kanesan, Jeevan
    IETE JOURNAL OF RESEARCH, 2012, 58 (05) : 425 - 428
  • [10] Analysis and Reduction of Ground Bounce Noise and Leakage Current During Mode Transition of Stacking Power Gating Logic Circuits
    Bhanuprakash, R.
    Pattanaik, Manisha
    Rajput, S. S.
    Mazumdar, Kaushik
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 1053 - 1058