A star network approach in heterogeneous multiprocessors system on chip

被引:0
|
作者
Chao Wang
Xi Li
Junneng Zhang
Xuehai Zhou
Aili Wang
机构
[1] University of Science and Technology of China,School of Computer Science
[2] University of Science and Technology of China,Suzhou Institute of USTC
来源
关键词
Multiprocessor system on chip; Star network; Network on chip; Programming interfaces;
D O I
暂无
中图分类号
学科分类号
摘要
Multiprocessor System on Chip (MPSoC) platform plays a vital role in parallel processor architecture design. However, with the growing number of processors, interconnect on chip is becoming one of the major bottlenecks of MPSoC architecture. In this paper, we propose a star network based on peer to peer links on FPGA. The star network utilizes fast simplex links (FSL) as basic structure to connect the scheduler with heterogeneous processing elements, including processors and hardware IP cores. Blocking and nonblocking application interfaces are provided for high level programming. We built a prototype system on FPGA to evaluate the transfer time and hardware cost of the proposed star network architecture. Experiment results demonstrated that the average transfer time for each word could be reduced to 7 cycles, which achieves 14× speedup against state-of-the-art shared memory literatures. Moreover, the star network cost only 1.2 % Flip Flops and 2.45 % LUTs of a single FPGA.
引用
收藏
页码:1404 / 1424
页数:20
相关论文
共 50 条
  • [1] A star network approach in heterogeneous multiprocessors system on chip
    Wang, Chao
    Li, Xi
    Zhang, Junneng
    Zhou, Xuehai
    Wang, Aili
    [J]. JOURNAL OF SUPERCOMPUTING, 2012, 62 (03): : 1404 - 1424
  • [2] Heterogeneous chip multiprocessors
    Kumar, R
    Tullsen, DM
    Jouppi, NP
    Ranganathan, P
    [J]. COMPUTER, 2005, 38 (11) : 32 - +
  • [3] Future of Multiprocessors: Heterogeneous Chip Multiprocessors
    Qayum, Mohammad Abdul
    Siddique, Nafiul Alam
    Haque, Mohammad Atiqul
    Tayeen, Abu Saleh Md.
    [J]. 2012 INTERNATIONAL CONFERENCE ON INFORMATICS, ELECTRONICS & VISION (ICIEV), 2012, : 372 - 376
  • [4] Nanophotonic Network on Chip for Next Generation of Multiprocessors System on Chip
    Channoufi, M.
    Lecoy, P.
    Attia, R.
    Mhatli, S.
    Delacressonniere, B.
    [J]. 2014 9TH INTERNATIONAL SYMPOSIUM ON COMMUNICATION SYSTEMS, NETWORKS & DIGITAL SIGNAL PROCESSING (CSNDSP), 2014, : 443 - 448
  • [5] Extending OpenMP for heterogeneous chip multiprocessors
    Liu, F
    Chaudhary, V
    [J]. 2003 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, PROCEEDINGS, 2003, : 161 - 168
  • [6] POSEIDON: A Framework for Application-Specific Network-on-Chip Synthesis for Heterogeneous Chip Multiprocessors
    Kwon, Soohyun
    Pasricha, Sudeep
    Cho, Jeonghun
    [J]. 2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 182 - 188
  • [7] Network Caching for Chip Multiprocessors
    Wang, Jinglei
    Xue, Yibo
    Wang, Haixia
    Wang, Dongsheng
    [J]. 2009 IEEE 28TH INTERNATIONAL PERFORMANCE COMPUTING AND COMMUNICATIONS CONFERENCE (IPCC 2009), 2009, : 341 - +
  • [8] System-level energy modeling for heterogeneous reconfigurable chip multiprocessors
    Wang, Xiaofang
    Ziavras, Sotirios G.
    Hu, Jie
    [J]. PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 411 - +
  • [9] A novel optical network on chip design for future generation of multiprocessors system on chip
    Channoufi, M.
    Lecoy, P.
    Le Beux, S.
    Attia, R.
    Delacressonniere, B.
    [J]. INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2013, 4 (03) : 236 - 243
  • [10] Workload Mode Identification for Chip Heterogeneous Multiprocessors
    Otoom, Mwaffaq
    Paul, JoAnn M.
    [J]. INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2012, 40 (02) : 184 - 224