Design and analysis of dual-gate misalignment on the performance of dopingless tunnel field effect transistor

被引:0
|
作者
Deep Shekhar
Ashish Raman
机构
[1] Dr. B. R. Ambedkar,VLSI Lab, Department of Electronics and Communications
[2] National Institute of Technology,undefined
来源
Applied Physics A | 2020年 / 126卷
关键词
Tunneling; Dopingless; Misalignment; Tunnel field effect transistor; Subthreshold slope; ON current;
D O I
暂无
中图分类号
学科分类号
摘要
The submitted work presents a designed and analyzed dopingless double-gate tunnel field effect transistor. In the designed dopingless structure, doping is introduced by charge plasma technique and silicon is used as a choice of material. Initially, gate misalignment was done by shifting the bottom gate away from the drain region and toward the drain region by 50% and 100% amount. Further, both gates (top and bottom) have been misaligned by 50% and 100% for analyzing the device for analog and linearity performance. Analog parameters, device parameters and linearity parameters were calculated in order to understand the device behavior. By misaligning gates, it is found that when the bottom gate is shifting away from the source region, both gates have been misaligned by 100% showing that analog and linearity performance of the devices degrades. When the bottom gate is shifted toward the source, both gates have been misaligned by 50% providing better analog and linearity performance. Among all the misaligned structures, when both gates have been misaligned by 50% gives the best result such as ON-state current, OFF-state current, ION/IOFF, and subthreshold slope are 2.3 µA, 5.07 aA, 4.5 × 1011 and 32 mV/decade respectively.
引用
收藏
相关论文
共 50 条
  • [1] Design and analysis of dual-gate misalignment on the performance of dopingless tunnel field effect transistor
    Shekhar, Deep
    Raman, Ashish
    [J]. APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2020, 126 (06):
  • [2] TCAD Simulations of Dual Gate Dopingless Tunnel Field Effect Transistor with Spacer
    Naik, Eslavath Raja
    Chauhan, Sudakar Singh
    Verma, Gaurav
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 364 - 367
  • [3] Design and Performance Analysis of Gate Overlap Dual Material Tunnel Field Effect Transistor
    Buttol, S.
    Balaji, B.
    [J]. International Journal of Engineering, Transactions B: Applications, 2024, 37 (09): : 1773 - 1779
  • [4] Design and Performance Analysis of Gate Overlap Dual Material Tunnel Field Effect Transistor
    Buttol, S.
    Balaji, B.
    [J]. INTERNATIONAL JOURNAL OF ENGINEERING, 2024, 37 (09): : 1773 - 1779
  • [5] Design and performance analysis of gate-all-around negative capacitance dopingless nanowire tunnel field effect transistor
    Solay, Leo Raj
    Kumar, Naveen
    Amin, S. Intekhab
    Kumar, Pradeep
    Anand, Sunny
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (11)
  • [6] Design and investigation of dopingless dual-gate tunneling transistor based on line tunneling
    Li, Wei
    Liu, Hongxia
    Wang, Shulong
    Chen, Shupeng
    Han, Tao
    Yang, Kun
    [J]. AIP ADVANCES, 2019, 9 (04)
  • [7] A Dual-gate Ambipolar Graphene Field Effect Transistor
    Pan, Wang
    Li, Yang
    Deng, Wuzhu
    Chen, Yangyang
    Zhou, Wenli
    [J]. 2014 9TH IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS (NEMS), 2014, : 247 - 250
  • [8] TCAD Simulations of Dual Gate N+ Pocket based Dopingless Tunnel Field Effect Transistor
    Naik, Eslavath Raja
    Chauhan, Sudakar Singh
    Verma, Gaurav
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 1592 - 1595
  • [9] Design and Simulation of a High Performance Dopingless p-Tunnel Field Effect Transistor
    Bashir, Faisal
    Loan, Sajad A.
    [J]. 2014 IEEE 2ND INTERNATIONAL CONFERENCE ON EMERGING ELECTRONICS (ICEE), 2014,
  • [10] Doping and Dopingless Tunnel Field Effect Transistor
    Singh, Prabhat
    Samajdar, Dip Prakash
    Yadav, Dharmendra Singh
    [J]. 2021 6TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2021,