Stateful Three-Input Logic with Memristive Switches

被引:0
|
作者
A. Siemon
R. Drabinski
M. J. Schultis
X. Hu
E. Linn
A. Heittmann
R. Waser
D. Querlioz
S. Menzel
J. S. Friedman
机构
[1] RWTH Aachen University,Institut für Werkstoffe der Elektrotechnik II (IWE II)
[2] JARA-Fundamentals for Future Information Technology,Department of Electrical and Computer Engineering
[3] The University of Texas at Dallas,Centre de Nanosciences et de Nanotechnologies, CNRS
[4] Peter Grünberg Institut 10 (PGI-10) Forschungszentrum Jülich GmbH,undefined
[5] Univ. Paris-Sud,undefined
[6] Université Paris-Saclay,undefined
[7] Peter Grünberg Institut 7 (PGI-7) Forschungszentrum Jülich GmbH,undefined
来源
关键词
D O I
暂无
中图分类号
学科分类号
摘要
Memristive switches are able to act as both storage and computing elements, which make them an excellent candidate for beyond-CMOS computing. In this paper, multi-input memristive switch logic is proposed, which enables the function X OR (Y NOR Z) to be performed in a single-step with three memristive switches. This ORNOR logic gate increases the capabilities of memristive switches, improving the overall system efficiency of a memristive switch-based computing architecture. Additionally, a computing system architecture and clocking scheme are proposed to further utilize memristive switching for computation. The system architecture is based on a design where multiple computational function blocks are interconnected and controlled by a master clock that synchronizes system data processing and transfer. The clocking steps to perform a full adder with the ORNOR gate are presented along with simulation results using a physics-based model. The full adder function block is integrated into the system architecture to realize a 64-bit full adder, which is also demonstrated through simulation.
引用
收藏
相关论文
共 50 条
  • [1] Stateful Three-Input Logic with Memristive Switches
    Siemon, A.
    Drabinski, R.
    Schultis, M. J.
    Hu, X.
    Linn, E.
    Heittmann, A.
    Waser, R.
    Querlioz, D.
    Menzel, S.
    Friedman, J. S.
    SCIENTIFIC REPORTS, 2019, 9 (1)
  • [2] 'Memristive' switches enable 'stateful' logic operations via material implication
    Borghetti, Julien
    Snider, Gregory S.
    Kuekes, Philip J.
    Yang, J. Joshua
    Stewart, Duncan R.
    Williams, R. Stanley
    NATURE, 2010, 464 (7290) : 873 - 876
  • [3] ‘Memristive’ switches enable ‘stateful’ logic operations via material implication
    Julien Borghetti
    Gregory S. Snider
    Philip J. Kuekes
    J. Joshua Yang
    Duncan R. Stewart
    R. Stanley Williams
    Nature, 2010, 464 : 873 - 876
  • [4] Three-Input Gates for Logic Synthesis
    Marakkalage, Dewmini Sudara
    Testa, Eleonora
    Riener, Heinz
    Mishchenko, Alan
    Soeken, Mathias
    De Micheli, Giovanni
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (10) : 2184 - 2188
  • [5] A Cellular Architecture for Memristive Stateful Logic
    Tissari, Jan I.
    Lehtonen, Eero
    Laiho, Mika
    Koskinen, Lauri
    Poikonen, Jussi
    2014 14TH INTERNATIONAL WORKSHOP ON CELLULAR NANOSCALE NETWORKS AND THEIR APPLICATIONS (CNNA), 2014,
  • [6] New Proposal for MCML Based Three-Input Logic Implementation
    Pandey, Neeta
    Gupta, Kirti
    Choudhary, Bharat
    VLSI DESIGN, 2016, 2016
  • [7] Three-input logic gate with potential applications to neuronal imaging
    Hettie, Kenneth S.
    Klockow, Jessica L.
    Glass, Timothy E.
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2014, 247
  • [8] Three-Input Logic Gates with Potential Applications for Neuronal Imaging
    Hettie, Kenneth S.
    Klockow, Jessica L.
    Glass, Timothy E.
    JOURNAL OF THE AMERICAN CHEMICAL SOCIETY, 2014, 136 (13) : 4877 - 4880
  • [9] Memristive Stateful Logic for Edge Boolean Computers
    Kim, Young Seok
    Son, Myeong Won
    Kim, Kyung Min
    ADVANCED INTELLIGENT SYSTEMS, 2021, 3 (07)
  • [10] Design Methodology for Stateful Memristive Logic Gates
    Wald, Nimrod
    Kvatinsky, Shahar
    2016 IEEE INTERNATIONAL CONFERENCE ON THE SCIENCE OF ELECTRICAL ENGINEERING (ICSEE), 2016,