More Precise FPGA Power Estimation and Validation Tool (FPEV_Tool) for Low Power Applications

被引:0
|
作者
Gaurav Verma
Vijay Khare
Manish Kumar
机构
[1] Jaypee Institute of Information Technology,Department of Electronics and Communication Engineering
来源
关键词
Chip enable; Slice; Look up table; Statistical model; Power estimation;
D O I
暂无
中图分类号
学科分类号
摘要
This paper provides a significant approach for designing the more accurate power estimation and validation models over the existing power estimation models given in the literature. It is well established that one of the existing power estimation models is not able to accurately estimate the power of the designs incorporated with low power techniques like clock enable. In this paper, an improvement over the existing power estimation model has been suggested termed as FPEV_Tool. This tool is accurately estimating the power of both types of digital circuits i.e. designs with clock enable and without clock enable specifically, with an average error of approximately 3% and peak error of 17%, respectively. The accuracy of the proposed tool is validated using Xpower Analyzer available for power analysis in Xilinx ISE and existing model given in the literature by Deng et al. This tool helps researchers to validate and compare their results with the results of existing models and commercial tools available in the market. This tool also provides a new move toward the power estimation and validation to the researchers those are working in the field of low power digital circuit design.
引用
收藏
页码:2237 / 2246
页数:9
相关论文
共 50 条
  • [1] More Precise FPGA Power Estimation and Validation Tool (FPEV_Tool) for Low Power Applications
    Verma, Gaurav
    Khare, Vijay
    Kumar, Manish
    WIRELESS PERSONAL COMMUNICATIONS, 2019, 106 (04) : 2237 - 2246
  • [2] Regression based FPGA power estimation tool (FPE_Tool) for embedded multiplier block
    Verma G.
    Kumar R.
    Khare V.
    International Journal of Information Technology, 2019, 11 (4) : 795 - 798
  • [3] A cycle accurate power estimation tool
    Chaudhry, Rajat
    Stasiak, Daniel
    Posluszny, Stephen
    Dhong, Sang
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 867 - 870
  • [4] PETAM: Power Estimation Tool for Array Multipliers
    Gurdur, Didem
    Muhtaroglu, Ali
    2012 INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING, 2012,
  • [5] VPPET: Virtual Platform Power and Energy Estimation Tool for Heterogeneous MPSoC based FPGA Platforms
    Kumar Rethinagiri, Santhosh
    Palomar, Oscar
    Arias Moreno, Javier
    Unsal, Osman
    Cristal, Adrian
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [6] GPPT: A Power Prediction Tool for CUDA Applications
    Alavani, Gargi
    Desai, Jineet
    Sarkar, Santonu
    2021 36TH IEEE/ACM INTERNATIONAL CONFERENCE ON AUTOMATED SOFTWARE ENGINEERING WORKSHOPS (ASEW 2021), 2021, : 247 - 250
  • [7] LOW-POWER LASERS + APPLICATIONS FOR A TOOL WHOSE TIME HAS COME
    NEVILLE, T
    THEATRE CRAFTS, 1991, 25 (08): : 34 - &
  • [8] WILL MACHINE TOOL DESIGNERS USE MORE OIL POWER
    GASTAFSO.B
    HYDRAULICS & PNEUMATICS, 1970, 23 (09) : 6 - &
  • [9] Development and content validation of the power mobility training tool
    Kenyon, Lisa K.
    Farris, John P.
    Cain, Brett
    King, Emily
    VandenBerg, Ashley
    DISABILITY AND REHABILITATION-ASSISTIVE TECHNOLOGY, 2018, 13 (01) : 10 - 24
  • [10] A low power scheduling tool for SOC designs
    Mahdoum, A
    Badache, N
    Bessalah, H
    IWSSIP 2005: PROCEEDINGS OF THE 12TH INTERNATIONAL WORSHOP ON SYSTEMS, SIGNALS & IMAGE PROCESSING, 2005, : 367 - 372