Enhancement and Modeling of Drain Current in Negative Capacitance Double Gate TFET

被引:0
|
作者
Shikha U S
Rekha K James
Jobymol Jacob
Anju Pradeep
机构
[1] Cochin University of Science and Technology,Division of Electronics, School of Engineering
[2] College of Engineering Poonjar,Department of Electronics Engineering
来源
Silicon | 2022年 / 14卷
关键词
Negative capacitance; Tunnel field effect transistors; Drain current modeling; Double gate structure; Heterojunction; Tangent line approximation;
D O I
暂无
中图分类号
学科分类号
摘要
The drain current improvement in a Negative Capacitance Double Gate Tunnel Field Effect Transistor (NC-DG TFET) with the help of Heterojunction (HJ) at the source-channel region is proposed and modeled in this paper. The gate oxide of the proposed TFET is a stacked configuration of high-k over low-k to improve the gate control without any lattice mismatches. Tangent Line Approximation (TLA) method is used here to model the drain current accurately. The model is validated by incorporating two dimensional simulation of DG-HJ TFET with one dimensional Landau-Khalatnikov (LK) equation. The model matches excellently with the device simulation results. The impact of stacked gate oxide topology is also studied in this paper by comparing the characteristics with unstacked gate oxide. Voltage amplification factor (Av), which is an important parameter in NC devices is also analyzed.
引用
收藏
页码:6157 / 6167
页数:10
相关论文
共 50 条
  • [1] Enhancement and Modeling of Drain Current in Negative Capacitance Double Gate TFET
    Shikha, U. S.
    James, Rekha K.
    Jacob, Jobymol
    Pradeep, Anju
    SILICON, 2022, 14 (11) : 6157 - 6167
  • [2] Threshold Voltage Modeling of Negative Capacitance Double Gate TFET
    Shikha, U. S.
    James, Rekha K.
    Pradeep, Anju
    Baby, Sumi
    Jacob, Jobymol
    2022 35TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID 2022) HELD CONCURRENTLY WITH 2022 21ST INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (ES 2022), 2022, : 287 - 291
  • [3] An explicit surface potential, capacitance and drain current model for double-gate TFET
    Kaur, Sarabjeet
    Raman, Ashish
    Sarin, Rakesh Kumar
    SUPERLATTICES AND MICROSTRUCTURES, 2020, 140
  • [4] Impact of back gate-drain overlap on DC and analog/HF performance of a ferroelectric negative capacitance double gate TFET
    Pathakamuri, Anil Kumar
    Pandey, Chandan Kumar
    PHYSICA SCRIPTA, 2023, 98 (12)
  • [5] Analytical modeling of surface potential, capacitance and drain current of heterojunction TFET
    Sarabjeet Kaur
    Ashish Raman
    Rakesh Kumar Sarin
    Applied Physics A, 2020, 126
  • [6] Analytical modeling of surface potential, capacitance and drain current of heterojunction TFET
    Kaur, Sarabjeet
    Raman, Ashish
    Sarin, Rakesh Kumar
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2020, 126 (10):
  • [7] Modeling and analysis of gate-induced drain leakage current in negative capacitance junctionless FinFET
    Shelja Kaushal
    Ashwani K. Rana
    Journal of Computational Electronics, 2022, 21 : 1229 - 1238
  • [8] Modeling and analysis of gate-induced drain leakage current in negative capacitance junctionless FinFET
    Kaushal, Shelja
    Rana, Ashwani K.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (06) : 1229 - 1238
  • [9] Parasitic Fringe Capacitance Modeling of Work Function Engineered Double Gate TFET
    Sarkhel, Saheli
    Saha, Priyanka
    Sarkar, Subir Kumar
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 495 - 499
  • [10] Impact of Interface Traps on Reliability in Negative Capacitance Source Pocket Double Gate TFET
    Babu, K. Murali Chandra
    Goel, Ekta
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2025,