Performance evaluation of domino logic circuits for wide fan-in gates with FinFET

被引:0
|
作者
Ajay Kumar Dadoria
Kavita Khare
Uday Panwar
Anita Jain
机构
[1] MANIT,Department of Electronics and Communication Engineering
[2] SIRT,Department of Electronics and Communication Engineering
[3] Cummins College of Engineering for Women,undefined
来源
Microsystem Technologies | 2018年 / 24卷
关键词
D O I
暂无
中图分类号
学科分类号
摘要
Power dissipation, propagation delay and noise are major issues in digital circuit design. In this paper, a new leakage-tolerant domino circuit is presented which has lower power consumption and higher noise immunity without significant delay increment for 8 and 16 input OR gates are designed and simulated using existing and proposed techniques in FinFET technology. In this paper utilize the property of FinFET on domino circuit in order to improve the overall performance of the circuit. Here all the circuit is simulated at 32 nm process technology by using HSPICE simulation at supply voltage of 0.9 V in MOS, short gate (SG) and low power (LP) mode at 10 MHz frequency. Comparison is done on the basis of power dissipation, propagation delay and unity noise gain. FinFET technology in SG mode reduces propagation delay while LP mode reduces power dissipation. Maximum power saved by ultra low power stacked (ULP-ST) domino logic for 8 and 16 input OR at 15.5, 18.39% in SFLD, 32.91, 28.22% in HSD, 40.60, 44.67% in CKD in SG mode and for LP mode 18.26, 21.68% in SFLD, 28.84, 27.94% in HSD, 55.45, 44.59% in CKD, respectively.
引用
收藏
页码:3341 / 3348
页数:7
相关论文
共 50 条
  • [1] Performance evaluation of domino logic circuits for wide fan-in gates with FinFET
    Dadoria, Ajay Kumar
    Khare, Kavita
    Panwar, Uday
    Jain, Anita
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2018, 24 (08): : 3341 - 3348
  • [2] Improved domino logic circuits and its application in wide fan-in OR gates
    Bansal D.
    Nagar B.C.
    Singh B.P.
    Kumar A.
    Micro and Nanosystems, 2020, 12 (01) : 58 - 67
  • [3] Nanoscale: Low Power, Noise Tolerant Wide Fan-In Domino FinFET OR Logic
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, Tarun K.
    Singh, Rajendra Prasad
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (04) : 562 - 571
  • [4] Low leakage domino logic circuit for wide fan-in gates using CNTFET
    Garg, Sandeep
    Gupta, Tarun K.
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 163 - 173
  • [5] Novel NBTI Aware Approach for Low Power FinFET Based Wide Fan-In Domino Logic
    Mahor, Vikas
    Pattanaik, Manisha
    JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (02) : 225 - 235
  • [6] ;m Low Leakage and High Performance Dynamic Logic Wide Fan-in Gates
    Koshy, Lidiya Mariam
    Chandran, Jyothish
    2014 ANNUAL INTERNATIONAL CONFERENCE ON EMERGING RESEARCH AREAS: MAGNETICS, MACHINES AND DRIVES (AICERA/ICMMD), 2014,
  • [7] Reduction of variation and leakage in wide fan-in OR Logic domino gate
    Kumar, Ankur
    Nagaria, R. K.
    INTEGRATION-THE VLSI JOURNAL, 2023, 89 : 229 - 240
  • [8] An improved noise-tolerant domino logic circuit for high fan-in gates
    Moradi, F
    Peiravi, A
    17TH ICM 2005: 2005 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2005, : 116 - 121
  • [9] High speed wide fan-in designs using clock controlled dual keeper domino logic circuits
    Angeline, A. Anita
    Bhaaskaran, V. S. Kanchana
    ETRI JOURNAL, 2019, 41 (03) : 383 - 395
  • [10] A Novel Delay Minimization Technique for Low LeakageWide Fan-In Domino Logic Gates
    Chouhan, Akanksha
    Mahor, Vikas
    Pattanaik, Manisha
    2012 5TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC), 2012,